filename | src/sh4/sh4core.h |
changeset | 30:89b30313d757 |
prev | 27:1ef09a52cd1e |
next | 32:bf0bc2c524b8 |
author | nkeynes |
date | Sun Dec 25 05:57:00 2005 +0000 (17 years ago) |
permissions | -rw-r--r-- |
last change | Change timeslice to nanoseconds (was microseconds) Generize single step (now steps through active CPU) Add lots of header blocks |
file | annotate | diff | log | raw |
nkeynes@10 | 1 | /** |
nkeynes@30 | 2 | * $Id: sh4core.h,v 1.6 2005-12-25 05:57:00 nkeynes Exp $ |
nkeynes@10 | 3 | * |
nkeynes@10 | 4 | * This file defines the public functions exported by the SH4 core, except |
nkeynes@10 | 5 | * for disassembly functions defined in sh4dasm.h |
nkeynes@10 | 6 | * |
nkeynes@10 | 7 | * Copyright (c) 2005 Nathan Keynes. |
nkeynes@10 | 8 | * |
nkeynes@10 | 9 | * This program is free software; you can redistribute it and/or modify |
nkeynes@10 | 10 | * it under the terms of the GNU General Public License as published by |
nkeynes@10 | 11 | * the Free Software Foundation; either version 2 of the License, or |
nkeynes@10 | 12 | * (at your option) any later version. |
nkeynes@10 | 13 | * |
nkeynes@10 | 14 | * This program is distributed in the hope that it will be useful, |
nkeynes@10 | 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
nkeynes@10 | 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
nkeynes@10 | 17 | * GNU General Public License for more details. |
nkeynes@1 | 18 | */ |
nkeynes@30 | 19 | |
nkeynes@1 | 20 | #ifndef sh4core_H |
nkeynes@1 | 21 | #define sh4core_H 1 |
nkeynes@1 | 22 | |
nkeynes@27 | 23 | #include <glib/gtypes.h> |
nkeynes@1 | 24 | #include <stdint.h> |
nkeynes@23 | 25 | #include <stdio.h> |
nkeynes@1 | 26 | |
nkeynes@1 | 27 | #ifdef __cplusplus |
nkeynes@1 | 28 | extern "C" { |
nkeynes@1 | 29 | #if 0 |
nkeynes@1 | 30 | } |
nkeynes@1 | 31 | #endif |
nkeynes@1 | 32 | #endif |
nkeynes@1 | 33 | |
nkeynes@27 | 34 | |
nkeynes@27 | 35 | /** |
nkeynes@27 | 36 | * SH4 is running normally |
nkeynes@27 | 37 | */ |
nkeynes@27 | 38 | #define SH4_STATE_RUNNING 1 |
nkeynes@27 | 39 | /** |
nkeynes@27 | 40 | * SH4 is not executing instructions but all peripheral modules are still |
nkeynes@27 | 41 | * running |
nkeynes@27 | 42 | */ |
nkeynes@27 | 43 | #define SH4_STATE_SLEEP 2 |
nkeynes@27 | 44 | /** |
nkeynes@27 | 45 | * SH4 is not executing instructions, DMAC is halted, but all other peripheral |
nkeynes@27 | 46 | * modules are still running |
nkeynes@27 | 47 | */ |
nkeynes@27 | 48 | #define SH4_STATE_DEEP_SLEEP 3 |
nkeynes@27 | 49 | /** |
nkeynes@27 | 50 | * SH4 is not executing instructions and all peripheral modules are also |
nkeynes@27 | 51 | * stopped. As close as you can get to powered-off without actually being |
nkeynes@27 | 52 | * off. |
nkeynes@27 | 53 | */ |
nkeynes@27 | 54 | #define SH4_STATE_STANDBY 4 |
nkeynes@27 | 55 | |
nkeynes@27 | 56 | |
nkeynes@1 | 57 | struct sh4_registers { |
nkeynes@1 | 58 | uint32_t r[16]; |
nkeynes@1 | 59 | uint32_t r_bank[8]; /* hidden banked registers */ |
nkeynes@1 | 60 | uint32_t sr, gbr, ssr, spc, sgr, dbr, vbr; |
nkeynes@1 | 61 | uint32_t pr, pc, fpul, fpscr; |
nkeynes@1 | 62 | uint64_t mac; |
nkeynes@1 | 63 | uint32_t m, q, s, t; /* really boolean - 0 or 1 */ |
nkeynes@1 | 64 | float fr[2][16]; |
nkeynes@1 | 65 | |
nkeynes@2 | 66 | int32_t store_queue[16]; /* technically 2 banks of 32 bytes */ |
nkeynes@2 | 67 | |
nkeynes@1 | 68 | uint32_t new_pc; /* Not a real register, but used to handle delay slots */ |
nkeynes@1 | 69 | uint32_t icount; /* Also not a real register, instruction counter */ |
nkeynes@1 | 70 | uint32_t int_pending; /* flag set by the INTC = pending priority level */ |
nkeynes@2 | 71 | int in_delay_slot; /* flag to indicate the current instruction is in |
nkeynes@2 | 72 | * a delay slot (certain rules apply) */ |
nkeynes@27 | 73 | int sh4_state; /* Current power-on state (one of the SH4_STATE_* values ) */ |
nkeynes@1 | 74 | }; |
nkeynes@1 | 75 | |
nkeynes@1 | 76 | extern struct sh4_registers sh4r; |
nkeynes@1 | 77 | |
nkeynes@1 | 78 | /* Public functions */ |
nkeynes@1 | 79 | |
nkeynes@1 | 80 | void sh4_init( void ); |
nkeynes@1 | 81 | void sh4_reset( void ); |
nkeynes@1 | 82 | void sh4_run( void ); |
nkeynes@1 | 83 | void sh4_runto( uint32_t pc, uint32_t count ); |
nkeynes@1 | 84 | void sh4_runfor( uint32_t count ); |
nkeynes@1 | 85 | int sh4_isrunning( void ); |
nkeynes@1 | 86 | void sh4_stop( void ); |
nkeynes@1 | 87 | void sh4_set_pc( int ); |
nkeynes@27 | 88 | gboolean sh4_execute_instruction( void ); |
nkeynes@1 | 89 | void sh4_raise_exception( int, int ); |
nkeynes@23 | 90 | void sh4_set_breakpoint( uint32_t pc, int type ); |
nkeynes@23 | 91 | |
nkeynes@23 | 92 | #define BREAK_ONESHOT 1 |
nkeynes@23 | 93 | #define BREAK_PERM 2 |
nkeynes@1 | 94 | |
nkeynes@10 | 95 | /* SH4 Memory */ |
nkeynes@10 | 96 | int32_t sh4_read_long( uint32_t addr ); |
nkeynes@10 | 97 | int32_t sh4_read_word( uint32_t addr ); |
nkeynes@10 | 98 | int32_t sh4_read_byte( uint32_t addr ); |
nkeynes@10 | 99 | void sh4_write_long( uint32_t addr, uint32_t val ); |
nkeynes@10 | 100 | void sh4_write_word( uint32_t addr, uint32_t val ); |
nkeynes@10 | 101 | void sh4_write_byte( uint32_t addr, uint32_t val ); |
nkeynes@10 | 102 | int32_t sh4_read_phys_word( uint32_t addr ); |
nkeynes@10 | 103 | |
nkeynes@23 | 104 | /* Peripheral functions */ |
nkeynes@30 | 105 | void DMAC_run_slice( uint32_t ); |
nkeynes@30 | 106 | void TMU_run_slice( uint32_t ); |
nkeynes@30 | 107 | void SCIF_run_slice( uint32_t ); |
nkeynes@23 | 108 | void SCIF_save_state( FILE *f ); |
nkeynes@23 | 109 | int SCIF_load_state( FILE *f ); |
nkeynes@1 | 110 | |
nkeynes@1 | 111 | #define SIGNEXT4(n) ((((int32_t)(n))<<28)>>28) |
nkeynes@1 | 112 | #define SIGNEXT8(n) ((int32_t)((int8_t)(n))) |
nkeynes@1 | 113 | #define SIGNEXT12(n) ((((int32_t)(n))<<20)>>20) |
nkeynes@1 | 114 | #define SIGNEXT16(n) ((int32_t)((int16_t)(n))) |
nkeynes@1 | 115 | #define SIGNEXT32(n) ((int64_t)((int32_t)(n))) |
nkeynes@1 | 116 | #define SIGNEXT48(n) ((((int64_t)(n))<<16)>>16) |
nkeynes@1 | 117 | |
nkeynes@1 | 118 | /* Status Register (SR) bits */ |
nkeynes@1 | 119 | #define SR_MD 0x40000000 /* Processor mode ( User=0, Privileged=1 ) */ |
nkeynes@1 | 120 | #define SR_RB 0x20000000 /* Register bank (priviledged mode only) */ |
nkeynes@1 | 121 | #define SR_BL 0x10000000 /* Exception/interupt block (1 = masked) */ |
nkeynes@1 | 122 | #define SR_FD 0x00008000 /* FPU disable */ |
nkeynes@1 | 123 | #define SR_M 0x00000200 |
nkeynes@1 | 124 | #define SR_Q 0x00000100 |
nkeynes@1 | 125 | #define SR_IMASK 0x000000F0 /* Interrupt mask level */ |
nkeynes@1 | 126 | #define SR_S 0x00000002 /* Saturation operation for MAC instructions */ |
nkeynes@1 | 127 | #define SR_T 0x00000001 /* True/false or carry/borrow */ |
nkeynes@1 | 128 | #define SR_MASK 0x700083F3 |
nkeynes@1 | 129 | #define SR_MQSTMASK 0xFFFFFCFC /* Mask to clear the flags we're keeping separately */ |
nkeynes@1 | 130 | |
nkeynes@1 | 131 | #define IS_SH4_PRIVMODE() (sh4r.sr&SR_MD) |
nkeynes@1 | 132 | #define SH4_INTMASK() ((sh4r.sr&SR_IMASK)>>4) |
nkeynes@2 | 133 | #define SH4_INT_PENDING() (sh4r.int_pending && !sh4r.in_delay_slot) |
nkeynes@1 | 134 | |
nkeynes@1 | 135 | #define FPSCR_FR 0x00200000 /* FPU register bank */ |
nkeynes@1 | 136 | #define FPSCR_SZ 0x00100000 /* FPU transfer size (0=32 bits, 1=64 bits) */ |
nkeynes@1 | 137 | #define FPSCR_PR 0x00080000 /* Precision (0=32 bites, 1=64 bits) */ |
nkeynes@1 | 138 | #define FPSCR_DN 0x00040000 /* Denormalization mode (1 = treat as 0) */ |
nkeynes@1 | 139 | #define FPSCR_CAUSE 0x0003F000 |
nkeynes@1 | 140 | #define FPSCR_ENABLE 0x00000F80 |
nkeynes@1 | 141 | #define FPSCR_FLAG 0x0000007C |
nkeynes@1 | 142 | #define FPSCR_RM 0x00000003 /* Rounding mode (0=nearest, 1=to zero) */ |
nkeynes@1 | 143 | |
nkeynes@1 | 144 | #define IS_FPU_DOUBLEPREC() (sh4r.fpscr&FPSCR_PR) |
nkeynes@1 | 145 | #define IS_FPU_DOUBLESIZE() (sh4r.fpscr&FPSCR_SZ) |
nkeynes@1 | 146 | #define IS_FPU_ENABLED() ((sh4r.sr&SR_FD)==0) |
nkeynes@1 | 147 | |
nkeynes@1 | 148 | #define FR sh4r.fr[(sh4r.fpscr&FPSCR_FR)>>21] |
nkeynes@2 | 149 | #define XF sh4r.fr[((~sh4r.fpscr)&FPSCR_FR)>>21] |
nkeynes@1 | 150 | |
nkeynes@1 | 151 | /* Exceptions (for use with sh4_raise_exception) */ |
nkeynes@1 | 152 | |
nkeynes@1 | 153 | #define EX_ILLEGAL_INSTRUCTION 0x180, 0x100 |
nkeynes@1 | 154 | #define EX_SLOT_ILLEGAL 0x1A0, 0x100 |
nkeynes@1 | 155 | #define EX_TLB_MISS_READ 0x040, 0x400 |
nkeynes@1 | 156 | #define EX_TLB_MISS_WRITE 0x060, 0x400 |
nkeynes@1 | 157 | #define EX_INIT_PAGE_WRITE 0x080, 0x100 |
nkeynes@1 | 158 | #define EX_TLB_PROT_READ 0x0A0, 0x100 |
nkeynes@1 | 159 | #define EX_TLB_PROT_WRITE 0x0C0, 0x100 |
nkeynes@1 | 160 | #define EX_DATA_ADDR_READ 0x0E0, 0x100 |
nkeynes@1 | 161 | #define EX_DATA_ADDR_WRITE 0x100, 0x100 |
nkeynes@1 | 162 | #define EX_FPU_EXCEPTION 0x120, 0x100 |
nkeynes@1 | 163 | #define EX_TRAPA 0x160, 0x100 |
nkeynes@1 | 164 | #define EX_BREAKPOINT 0x1E0, 0x100 |
nkeynes@1 | 165 | #define EX_FPU_DISABLED 0x800, 0x100 |
nkeynes@1 | 166 | #define EX_SLOT_FPU_DISABLED 0x820, 0x100 |
nkeynes@1 | 167 | |
nkeynes@2 | 168 | #define SH4_WRITE_STORE_QUEUE(addr,val) sh4r.store_queue[(addr>>2)&0xF] = val; |
nkeynes@1 | 169 | |
nkeynes@1 | 170 | #ifdef __cplusplus |
nkeynes@1 | 171 | } |
nkeynes@1 | 172 | #endif |
nkeynes@1 | 173 | #endif |
.