Search
lxdream.org :: lxdream/src/sh4/sh4core.c
lxdream 0.9.1
released Jun 29
Download Now
filename src/sh4/sh4core.c
changeset 302:96b5cc24309c
prev273:48eb3304a41e
next312:2c34bdc36cbd
author nkeynes
date Wed Jan 17 21:27:20 2007 +0000 (13 years ago)
permissions -rw-r--r--
last change Rename SPUDMA to G2DMA (following KOS's lead)
Remove sh4r.icount (obsolete)
Rewrite G2 fifo status in terms of slice cycles
file annotate diff log raw
nkeynes@23
     1
/**
nkeynes@302
     2
 * $Id: sh4core.c,v 1.39 2007-01-17 21:27:20 nkeynes Exp $
nkeynes@23
     3
 * 
nkeynes@23
     4
 * SH4 emulation core, and parent module for all the SH4 peripheral
nkeynes@23
     5
 * modules.
nkeynes@23
     6
 *
nkeynes@23
     7
 * Copyright (c) 2005 Nathan Keynes.
nkeynes@23
     8
 *
nkeynes@23
     9
 * This program is free software; you can redistribute it and/or modify
nkeynes@23
    10
 * it under the terms of the GNU General Public License as published by
nkeynes@23
    11
 * the Free Software Foundation; either version 2 of the License, or
nkeynes@23
    12
 * (at your option) any later version.
nkeynes@23
    13
 *
nkeynes@23
    14
 * This program is distributed in the hope that it will be useful,
nkeynes@23
    15
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
nkeynes@23
    16
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
nkeynes@23
    17
 * GNU General Public License for more details.
nkeynes@23
    18
 */
nkeynes@23
    19
nkeynes@35
    20
#define MODULE sh4_module
nkeynes@1
    21
#include <math.h>
nkeynes@1
    22
#include "dream.h"
nkeynes@84
    23
#include "sh4/sh4core.h"
nkeynes@84
    24
#include "sh4/sh4mmio.h"
nkeynes@84
    25
#include "sh4/intc.h"
nkeynes@1
    26
#include "mem.h"
nkeynes@23
    27
#include "clock.h"
nkeynes@102
    28
#include "syscall.h"
nkeynes@1
    29
nkeynes@157
    30
#define SH4_CALLTRACE 1
nkeynes@157
    31
nkeynes@123
    32
#define MAX_INT 0x7FFFFFFF
nkeynes@123
    33
#define MIN_INT 0x80000000
nkeynes@123
    34
#define MAX_INTF 2147483647.0
nkeynes@123
    35
#define MIN_INTF -2147483648.0
nkeynes@123
    36
nkeynes@27
    37
/* CPU-generated exception code/vector pairs */
nkeynes@27
    38
#define EXC_POWER_RESET  0x000 /* vector special */
nkeynes@27
    39
#define EXC_MANUAL_RESET 0x020
nkeynes@208
    40
#define EXC_READ_ADDR_ERR 0x0E0
nkeynes@208
    41
#define EXC_WRITE_ADDR_ERR 0x100
nkeynes@27
    42
#define EXC_SLOT_ILLEGAL 0x1A0
nkeynes@27
    43
#define EXC_ILLEGAL      0x180
nkeynes@27
    44
#define EXC_TRAP         0x160
nkeynes@27
    45
#define EXC_FPDISABLE    0x800
nkeynes@246
    46
#define EXC_SLOT_FPDISABLE 0x820
nkeynes@246
    47
nkeynes@246
    48
#define EXV_EXCEPTION    0x100  /* General exception vector */
nkeynes@246
    49
#define EXV_TLBMISS      0x400  /* TLB-miss exception vector */
nkeynes@246
    50
#define EXV_INTERRUPT    0x600  /* External interrupt vector */
nkeynes@27
    51
nkeynes@23
    52
/********************** SH4 Module Definition ****************************/
nkeynes@23
    53
nkeynes@23
    54
void sh4_init( void );
nkeynes@23
    55
void sh4_reset( void );
nkeynes@30
    56
uint32_t sh4_run_slice( uint32_t );
nkeynes@23
    57
void sh4_start( void );
nkeynes@23
    58
void sh4_stop( void );
nkeynes@23
    59
void sh4_save_state( FILE *f );
nkeynes@23
    60
int sh4_load_state( FILE *f );
nkeynes@265
    61
static void sh4_accept_interrupt( void );
nkeynes@16
    62
nkeynes@15
    63
struct dreamcast_module sh4_module = { "SH4", sh4_init, sh4_reset, 
nkeynes@23
    64
				       NULL, sh4_run_slice, sh4_stop,
nkeynes@23
    65
				       sh4_save_state, sh4_load_state };
nkeynes@15
    66
nkeynes@1
    67
struct sh4_registers sh4r;
nkeynes@1
    68
nkeynes@1
    69
void sh4_init(void)
nkeynes@1
    70
{
nkeynes@1
    71
    register_io_regions( mmio_list_sh4mmio );
nkeynes@10
    72
    mmu_init();
nkeynes@27
    73
    sh4_reset();
nkeynes@1
    74
}
nkeynes@1
    75
nkeynes@1
    76
void sh4_reset(void)
nkeynes@1
    77
{
nkeynes@19
    78
    /* zero everything out, for the sake of having a consistent state. */
nkeynes@19
    79
    memset( &sh4r, 0, sizeof(sh4r) );
nkeynes@27
    80
nkeynes@27
    81
    /* Resume running if we were halted */
nkeynes@27
    82
    sh4r.sh4_state = SH4_STATE_RUNNING;
nkeynes@27
    83
nkeynes@1
    84
    sh4r.pc    = 0xA0000000;
nkeynes@1
    85
    sh4r.new_pc= 0xA0000002;
nkeynes@1
    86
    sh4r.vbr   = 0x00000000;
nkeynes@1
    87
    sh4r.fpscr = 0x00040001;
nkeynes@1
    88
    sh4r.sr    = 0x700000F0;
nkeynes@27
    89
nkeynes@27
    90
    /* Mem reset will do this, but if we want to reset _just_ the SH4... */
nkeynes@27
    91
    MMIO_WRITE( MMU, EXPEVT, EXC_POWER_RESET );
nkeynes@27
    92
nkeynes@27
    93
    /* Peripheral modules */
nkeynes@260
    94
    CPG_reset();
nkeynes@157
    95
    INTC_reset();
nkeynes@157
    96
    TMU_reset();
nkeynes@32
    97
    SCIF_reset();
nkeynes@1
    98
}
nkeynes@1
    99
nkeynes@43
   100
static struct breakpoint_struct sh4_breakpoints[MAX_BREAKPOINTS];
nkeynes@43
   101
static int sh4_breakpoint_count = 0;
nkeynes@235
   102
static uint16_t *sh4_icache = NULL;
nkeynes@235
   103
static uint32_t sh4_icache_addr = 0;
nkeynes@43
   104
nkeynes@43
   105
void sh4_set_breakpoint( uint32_t pc, int type )
nkeynes@43
   106
{
nkeynes@43
   107
    sh4_breakpoints[sh4_breakpoint_count].address = pc;
nkeynes@43
   108
    sh4_breakpoints[sh4_breakpoint_count].type = type;
nkeynes@43
   109
    sh4_breakpoint_count++;
nkeynes@43
   110
}
nkeynes@43
   111
nkeynes@43
   112
gboolean sh4_clear_breakpoint( uint32_t pc, int type )
nkeynes@43
   113
{
nkeynes@43
   114
    int i;
nkeynes@43
   115
nkeynes@43
   116
    for( i=0; i<sh4_breakpoint_count; i++ ) {
nkeynes@43
   117
	if( sh4_breakpoints[i].address == pc && 
nkeynes@43
   118
	    sh4_breakpoints[i].type == type ) {
nkeynes@43
   119
	    while( ++i < sh4_breakpoint_count ) {
nkeynes@43
   120
		sh4_breakpoints[i-1].address = sh4_breakpoints[i].address;
nkeynes@43
   121
		sh4_breakpoints[i-1].type = sh4_breakpoints[i].type;
nkeynes@43
   122
	    }
nkeynes@43
   123
	    sh4_breakpoint_count--;
nkeynes@43
   124
	    return TRUE;
nkeynes@43
   125
	}
nkeynes@43
   126
    }
nkeynes@43
   127
    return FALSE;
nkeynes@43
   128
}
nkeynes@43
   129
nkeynes@43
   130
int sh4_get_breakpoint( uint32_t pc )
nkeynes@43
   131
{
nkeynes@43
   132
    int i;
nkeynes@43
   133
    for( i=0; i<sh4_breakpoint_count; i++ ) {
nkeynes@43
   134
	if( sh4_breakpoints[i].address == pc )
nkeynes@43
   135
	    return sh4_breakpoints[i].type;
nkeynes@43
   136
    }
nkeynes@43
   137
    return 0;
nkeynes@43
   138
}
nkeynes@43
   139
nkeynes@30
   140
uint32_t sh4_run_slice( uint32_t nanosecs ) 
nkeynes@1
   141
{
nkeynes@23
   142
    int i;
nkeynes@265
   143
    sh4r.slice_cycle = 0;
nkeynes@23
   144
nkeynes@27
   145
    if( sh4r.sh4_state != SH4_STATE_RUNNING ) {
nkeynes@265
   146
	if( sh4r.event_pending < nanosecs ) {
nkeynes@265
   147
	    sh4r.sh4_state = SH4_STATE_RUNNING;
nkeynes@265
   148
	    sh4r.slice_cycle = sh4r.event_pending;
nkeynes@265
   149
	}
nkeynes@23
   150
    }
nkeynes@27
   151
nkeynes@235
   152
    if( sh4_breakpoint_count == 0 ) {
nkeynes@265
   153
	for( ; sh4r.slice_cycle < nanosecs; sh4r.slice_cycle += sh4_cpu_period ) {
nkeynes@265
   154
	    if( SH4_EVENT_PENDING() ) {
nkeynes@265
   155
		if( sh4r.event_types & PENDING_EVENT ) {
nkeynes@265
   156
		    event_execute();
nkeynes@265
   157
		}
nkeynes@265
   158
		/* Eventq execute may (quite likely) deliver an immediate IRQ */
nkeynes@265
   159
		if( sh4r.event_types & PENDING_IRQ ) {
nkeynes@265
   160
		    sh4_accept_interrupt();
nkeynes@265
   161
		}
nkeynes@265
   162
	    }
nkeynes@235
   163
	    if( !sh4_execute_instruction() ) {
nkeynes@43
   164
		break;
nkeynes@43
   165
	    }
nkeynes@43
   166
	}
nkeynes@235
   167
    } else {
nkeynes@265
   168
	for( ;sh4r.slice_cycle < nanosecs; sh4r.slice_cycle += sh4_cpu_period ) {
nkeynes@265
   169
	    if( SH4_EVENT_PENDING() ) {
nkeynes@265
   170
		if( sh4r.event_types & PENDING_EVENT ) {
nkeynes@265
   171
		    event_execute();
nkeynes@265
   172
		}
nkeynes@265
   173
		/* Eventq execute may (quite likely) deliver an immediate IRQ */
nkeynes@265
   174
		if( sh4r.event_types & PENDING_IRQ ) {
nkeynes@265
   175
		    sh4_accept_interrupt();
nkeynes@265
   176
		}
nkeynes@265
   177
	    }
nkeynes@265
   178
                 
nkeynes@235
   179
	    if( !sh4_execute_instruction() )
nkeynes@235
   180
		break;
nkeynes@235
   181
#ifdef ENABLE_DEBUG_MODE
nkeynes@235
   182
	    for( i=0; i<sh4_breakpoint_count; i++ ) {
nkeynes@235
   183
		if( sh4_breakpoints[i].address == sh4r.pc ) {
nkeynes@235
   184
		    break;
nkeynes@235
   185
		}
nkeynes@235
   186
	    }
nkeynes@235
   187
	    if( i != sh4_breakpoint_count ) {
nkeynes@235
   188
		dreamcast_stop();
nkeynes@235
   189
		if( sh4_breakpoints[i].type == BREAK_ONESHOT )
nkeynes@235
   190
		    sh4_clear_breakpoint( sh4r.pc, BREAK_ONESHOT );
nkeynes@235
   191
		break;
nkeynes@235
   192
	    }
nkeynes@235
   193
#endif	
nkeynes@43
   194
	}
nkeynes@27
   195
    }
nkeynes@30
   196
nkeynes@30
   197
    /* If we aborted early, but the cpu is still technically running,
nkeynes@30
   198
     * we're doing a hard abort - cut the timeslice back to what we
nkeynes@30
   199
     * actually executed
nkeynes@30
   200
     */
nkeynes@53
   201
    if( sh4r.slice_cycle != nanosecs && sh4r.sh4_state == SH4_STATE_RUNNING ) {
nkeynes@53
   202
	nanosecs = sh4r.slice_cycle;
nkeynes@27
   203
    }
nkeynes@27
   204
    if( sh4r.sh4_state != SH4_STATE_STANDBY ) {
nkeynes@30
   205
	TMU_run_slice( nanosecs );
nkeynes@30
   206
	SCIF_run_slice( nanosecs );
nkeynes@27
   207
    }
nkeynes@30
   208
    return nanosecs;
nkeynes@1
   209
}
nkeynes@1
   210
nkeynes@1
   211
void sh4_stop(void)
nkeynes@1
   212
{
nkeynes@27
   213
nkeynes@1
   214
}
nkeynes@1
   215
nkeynes@23
   216
void sh4_save_state( FILE *f )
nkeynes@16
   217
{
nkeynes@16
   218
    fwrite( &sh4r, sizeof(sh4r), 1, f );
nkeynes@157
   219
    INTC_save_state( f );
nkeynes@53
   220
    TMU_save_state( f );
nkeynes@23
   221
    SCIF_save_state( f );
nkeynes@16
   222
}
nkeynes@16
   223
nkeynes@23
   224
int sh4_load_state( FILE * f )
nkeynes@16
   225
{
nkeynes@18
   226
    fread( &sh4r, sizeof(sh4r), 1, f );
nkeynes@157
   227
    INTC_load_state( f );
nkeynes@53
   228
    TMU_load_state( f );
nkeynes@23
   229
    return SCIF_load_state( f );
nkeynes@16
   230
}
nkeynes@16
   231
nkeynes@23
   232
/********************** SH4 emulation core  ****************************/
nkeynes@23
   233
nkeynes@23
   234
void sh4_set_pc( int pc )
nkeynes@23
   235
{
nkeynes@23
   236
    sh4r.pc = pc;
nkeynes@23
   237
    sh4r.new_pc = pc+2;
nkeynes@23
   238
}
nkeynes@23
   239
nkeynes@246
   240
#define UNDEF(ir) return sh4_raise_slot_exception(EXC_ILLEGAL, EXC_SLOT_ILLEGAL)
nkeynes@27
   241
#define UNIMP(ir) do{ ERROR( "Halted on unimplemented instruction at %08x, opcode = %04x", sh4r.pc, ir ); dreamcast_stop(); return FALSE; }while(0)
nkeynes@1
   242
nkeynes@157
   243
#if(SH4_CALLTRACE == 1)
nkeynes@157
   244
#define MAX_CALLSTACK 32
nkeynes@157
   245
static struct call_stack {
nkeynes@157
   246
    sh4addr_t call_addr;
nkeynes@157
   247
    sh4addr_t target_addr;
nkeynes@157
   248
    sh4addr_t stack_pointer;
nkeynes@157
   249
} call_stack[MAX_CALLSTACK];
nkeynes@157
   250
nkeynes@157
   251
static int call_stack_depth = 0;
nkeynes@157
   252
int sh4_call_trace_on = 0;
nkeynes@157
   253
nkeynes@157
   254
static inline trace_call( sh4addr_t source, sh4addr_t dest ) 
nkeynes@157
   255
{
nkeynes@157
   256
    if( call_stack_depth < MAX_CALLSTACK ) {
nkeynes@157
   257
	call_stack[call_stack_depth].call_addr = source;
nkeynes@157
   258
	call_stack[call_stack_depth].target_addr = dest;
nkeynes@157
   259
	call_stack[call_stack_depth].stack_pointer = sh4r.r[15];
nkeynes@157
   260
    }
nkeynes@157
   261
    call_stack_depth++;
nkeynes@157
   262
}
nkeynes@157
   263
nkeynes@157
   264
static inline trace_return( sh4addr_t source, sh4addr_t dest )
nkeynes@157
   265
{
nkeynes@157
   266
    if( call_stack_depth > 0 ) {
nkeynes@157
   267
	call_stack_depth--;
nkeynes@157
   268
    }
nkeynes@157
   269
}
nkeynes@157
   270
nkeynes@157
   271
void fprint_stack_trace( FILE *f )
nkeynes@157
   272
{
nkeynes@157
   273
    int i = call_stack_depth -1;
nkeynes@157
   274
    if( i >= MAX_CALLSTACK )
nkeynes@157
   275
	i = MAX_CALLSTACK - 1;
nkeynes@157
   276
    for( ; i >= 0; i-- ) {
nkeynes@157
   277
	fprintf( f, "%d. Call from %08X => %08X, SP=%08X\n", 
nkeynes@157
   278
		 (call_stack_depth - i), call_stack[i].call_addr,
nkeynes@157
   279
		 call_stack[i].target_addr, call_stack[i].stack_pointer );
nkeynes@157
   280
    }
nkeynes@157
   281
}
nkeynes@157
   282
nkeynes@157
   283
#define TRACE_CALL( source, dest ) trace_call(source, dest)
nkeynes@157
   284
#define TRACE_RETURN( source, dest ) trace_return(source, dest)
nkeynes@157
   285
#else
nkeynes@157
   286
#define TRACE_CALL( dest, rts ) 
nkeynes@157
   287
#define TRACE_RETURN( source, dest )
nkeynes@157
   288
#endif
nkeynes@157
   289
nkeynes@246
   290
#define RAISE( x, v ) do{			\
nkeynes@1
   291
    if( sh4r.vbr == 0 ) { \
nkeynes@1
   292
        ERROR( "%08X: VBR not initialized while raising exception %03X, halting", sh4r.pc, x ); \
nkeynes@104
   293
        dreamcast_stop(); return FALSE;	\
nkeynes@1
   294
    } else { \
nkeynes@246
   295
        sh4r.spc = sh4r.pc;	\
nkeynes@1
   296
        sh4r.ssr = sh4_read_sr(); \
nkeynes@1
   297
        sh4r.sgr = sh4r.r[15]; \
nkeynes@1
   298
        MMIO_WRITE(MMU,EXPEVT,x); \
nkeynes@1
   299
        sh4r.pc = sh4r.vbr + v; \
nkeynes@1
   300
        sh4r.new_pc = sh4r.pc + 2; \
nkeynes@1
   301
        sh4_load_sr( sh4r.ssr |SR_MD|SR_BL|SR_RB ); \
nkeynes@246
   302
	if( sh4r.in_delay_slot ) { \
nkeynes@246
   303
	    sh4r.in_delay_slot = 0; \
nkeynes@246
   304
	    sh4r.spc -= 2; \
nkeynes@246
   305
	} \
nkeynes@1
   306
    } \
nkeynes@27
   307
    return TRUE; } while(0)
nkeynes@229
   308
nkeynes@10
   309
#define MEM_READ_BYTE( addr ) sh4_read_byte(addr)
nkeynes@10
   310
#define MEM_READ_WORD( addr ) sh4_read_word(addr)
nkeynes@10
   311
#define MEM_READ_LONG( addr ) sh4_read_long(addr)
nkeynes@10
   312
#define MEM_WRITE_BYTE( addr, val ) sh4_write_byte(addr, val)
nkeynes@10
   313
#define MEM_WRITE_WORD( addr, val ) sh4_write_word(addr, val)
nkeynes@10
   314
#define MEM_WRITE_LONG( addr, val ) sh4_write_long(addr, val)
nkeynes@1
   315
nkeynes@1
   316
#define FP_WIDTH (IS_FPU_DOUBLESIZE() ? 8 : 4)
nkeynes@1
   317
nkeynes@124
   318
#define MEM_FP_READ( addr, reg ) sh4_read_float( addr, reg );
nkeynes@124
   319
#define MEM_FP_WRITE( addr, reg ) sh4_write_float( addr, reg );
nkeynes@84
   320
nkeynes@246
   321
#define CHECKPRIV() if( !IS_SH4_PRIVMODE() ) return sh4_raise_slot_exception( EXC_ILLEGAL, EXC_SLOT_ILLEGAL )
nkeynes@246
   322
#define CHECKRALIGN16(addr) if( (addr)&0x01 ) return sh4_raise_exception( EXC_READ_ADDR_ERR )
nkeynes@246
   323
#define CHECKRALIGN32(addr) if( (addr)&0x03 ) return sh4_raise_exception( EXC_READ_ADDR_ERR )
nkeynes@246
   324
#define CHECKWALIGN16(addr) if( (addr)&0x01 ) return sh4_raise_exception( EXC_WRITE_ADDR_ERR )
nkeynes@246
   325
#define CHECKWALIGN32(addr) if( (addr)&0x03 ) return sh4_raise_exception( EXC_WRITE_ADDR_ERR )
nkeynes@208
   326
nkeynes@246
   327
#define CHECKFPUEN() if( !IS_FPU_ENABLED() ) return sh4_raise_slot_exception( EXC_FPDISABLE, EXC_SLOT_FPDISABLE )
nkeynes@84
   328
#define CHECKDEST(p) if( (p) == 0 ) { ERROR( "%08X: Branch/jump to NULL, CPU halted", sh4r.pc ); dreamcast_stop(); return FALSE; }
nkeynes@246
   329
#define CHECKSLOTILLEGAL() if(sh4r.in_delay_slot) return sh4_raise_exception(EXC_SLOT_ILLEGAL)
nkeynes@1
   330
nkeynes@1
   331
static void sh4_switch_banks( )
nkeynes@1
   332
{
nkeynes@1
   333
    uint32_t tmp[8];
nkeynes@1
   334
nkeynes@1
   335
    memcpy( tmp, sh4r.r, sizeof(uint32_t)*8 );
nkeynes@1
   336
    memcpy( sh4r.r, sh4r.r_bank, sizeof(uint32_t)*8 );
nkeynes@1
   337
    memcpy( sh4r.r_bank, tmp, sizeof(uint32_t)*8 );
nkeynes@1
   338
}
nkeynes@1
   339
nkeynes@1
   340
static void sh4_load_sr( uint32_t newval )
nkeynes@1
   341
{
nkeynes@1
   342
    if( (newval ^ sh4r.sr) & SR_RB )
nkeynes@1
   343
        sh4_switch_banks();
nkeynes@1
   344
    sh4r.sr = newval;
nkeynes@1
   345
    sh4r.t = (newval&SR_T) ? 1 : 0;
nkeynes@1
   346
    sh4r.s = (newval&SR_S) ? 1 : 0;
nkeynes@1
   347
    sh4r.m = (newval&SR_M) ? 1 : 0;
nkeynes@1
   348
    sh4r.q = (newval&SR_Q) ? 1 : 0;
nkeynes@1
   349
    intc_mask_changed();
nkeynes@1
   350
}
nkeynes@1
   351
nkeynes@124
   352
static void sh4_write_float( uint32_t addr, int reg )
nkeynes@124
   353
{
nkeynes@124
   354
    if( IS_FPU_DOUBLESIZE() ) {
nkeynes@124
   355
	if( reg & 1 ) {
nkeynes@124
   356
	    sh4_write_long( addr, *((uint32_t *)&XF((reg)&0x0E)) );
nkeynes@124
   357
	    sh4_write_long( addr+4, *((uint32_t *)&XF(reg)) );
nkeynes@124
   358
	} else {
nkeynes@124
   359
	    sh4_write_long( addr, *((uint32_t *)&FR(reg)) ); 
nkeynes@124
   360
	    sh4_write_long( addr+4, *((uint32_t *)&FR((reg)|0x01)) );
nkeynes@124
   361
	}
nkeynes@124
   362
    } else {
nkeynes@124
   363
	sh4_write_long( addr, *((uint32_t *)&FR((reg))) );
nkeynes@124
   364
    }
nkeynes@124
   365
}
nkeynes@124
   366
nkeynes@124
   367
static void sh4_read_float( uint32_t addr, int reg )
nkeynes@124
   368
{
nkeynes@124
   369
    if( IS_FPU_DOUBLESIZE() ) {
nkeynes@124
   370
	if( reg & 1 ) {
nkeynes@124
   371
	    *((uint32_t *)&XF((reg) & 0x0E)) = sh4_read_long(addr);
nkeynes@124
   372
	    *((uint32_t *)&XF(reg)) = sh4_read_long(addr+4);
nkeynes@124
   373
	} else {
nkeynes@124
   374
	    *((uint32_t *)&FR(reg)) = sh4_read_long(addr);
nkeynes@124
   375
	    *((uint32_t *)&FR((reg) | 0x01)) = sh4_read_long(addr+4);
nkeynes@124
   376
	}
nkeynes@124
   377
    } else {
nkeynes@124
   378
	*((uint32_t *)&FR(reg)) = sh4_read_long(addr);
nkeynes@124
   379
    }
nkeynes@124
   380
}
nkeynes@124
   381
nkeynes@1
   382
static uint32_t sh4_read_sr( void )
nkeynes@1
   383
{
nkeynes@1
   384
    /* synchronize sh4r.sr with the various bitflags */
nkeynes@1
   385
    sh4r.sr &= SR_MQSTMASK;
nkeynes@1
   386
    if( sh4r.t ) sh4r.sr |= SR_T;
nkeynes@1
   387
    if( sh4r.s ) sh4r.sr |= SR_S;
nkeynes@1
   388
    if( sh4r.m ) sh4r.sr |= SR_M;
nkeynes@1
   389
    if( sh4r.q ) sh4r.sr |= SR_Q;
nkeynes@1
   390
    return sh4r.sr;
nkeynes@1
   391
}
nkeynes@246
   392
nkeynes@246
   393
/**
nkeynes@246
   394
 * Raise a general CPU exception for the specified exception code.
nkeynes@246
   395
 * (NOT for TRAPA or TLB exceptions)
nkeynes@246
   396
 */
nkeynes@246
   397
gboolean sh4_raise_exception( int code )
nkeynes@1
   398
{
nkeynes@246
   399
    RAISE( code, EXV_EXCEPTION );
nkeynes@246
   400
}
nkeynes@246
   401
nkeynes@246
   402
gboolean sh4_raise_slot_exception( int normal_code, int slot_code ) {
nkeynes@246
   403
    if( sh4r.in_delay_slot ) {
nkeynes@246
   404
	return sh4_raise_exception(slot_code);
nkeynes@246
   405
    } else {
nkeynes@246
   406
	return sh4_raise_exception(normal_code);
nkeynes@246
   407
    }
nkeynes@246
   408
}
nkeynes@246
   409
nkeynes@246
   410
gboolean sh4_raise_tlb_exception( int code )
nkeynes@246
   411
{
nkeynes@246
   412
    RAISE( code, EXV_TLBMISS );
nkeynes@1
   413
}
nkeynes@1
   414
nkeynes@1
   415
static void sh4_accept_interrupt( void )
nkeynes@1
   416
{
nkeynes@1
   417
    uint32_t code = intc_accept_interrupt();
nkeynes@1
   418
    sh4r.ssr = sh4_read_sr();
nkeynes@1
   419
    sh4r.spc = sh4r.pc;
nkeynes@1
   420
    sh4r.sgr = sh4r.r[15];
nkeynes@1
   421
    sh4_load_sr( sh4r.ssr|SR_BL|SR_MD|SR_RB );
nkeynes@1
   422
    MMIO_WRITE( MMU, INTEVT, code );
nkeynes@1
   423
    sh4r.pc = sh4r.vbr + 0x600;
nkeynes@1
   424
    sh4r.new_pc = sh4r.pc + 2;
nkeynes@92
   425
    //    WARN( "Accepting interrupt %03X, from %08X => %08X", code, sh4r.spc, sh4r.pc );
nkeynes@1
   426
}
nkeynes@1
   427
nkeynes@27
   428
gboolean sh4_execute_instruction( void )
nkeynes@1
   429
{
nkeynes@84
   430
    uint32_t pc;
nkeynes@2
   431
    unsigned short ir;
nkeynes@1
   432
    uint32_t tmp;
nkeynes@1
   433
    uint64_t tmpl;
nkeynes@123
   434
    float ftmp;
nkeynes@123
   435
    double dtmp;
nkeynes@1
   436
    
nkeynes@1
   437
#define R0 sh4r.r[0]
nkeynes@84
   438
#define FR0 FR(0)
nkeynes@84
   439
#define DR0 DR(0)
nkeynes@1
   440
#define RN(ir) sh4r.r[(ir&0x0F00)>>8]
nkeynes@1
   441
#define RN_BANK(ir) sh4r.r_bank[(ir&0x0070)>>4]
nkeynes@1
   442
#define RM(ir) sh4r.r[(ir&0x00F0)>>4]
nkeynes@1
   443
#define DISP4(ir) (ir&0x000F) /* 4-bit displacements are *NOT* sign-extended */
nkeynes@1
   444
#define DISP8(ir) (ir&0x00FF)
nkeynes@1
   445
#define PCDISP8(ir) SIGNEXT8(ir&0x00FF)
nkeynes@1
   446
#define IMM8(ir) SIGNEXT8(ir&0x00FF)
nkeynes@1
   447
#define UIMM8(ir) (ir&0x00FF) /* Unsigned immmediate */
nkeynes@1
   448
#define DISP12(ir) SIGNEXT12(ir&0x0FFF)
nkeynes@84
   449
#define FRNn(ir) ((ir&0x0F00)>>8)
nkeynes@84
   450
#define FRMn(ir) ((ir&0x00F0)>>4)
nkeynes@84
   451
#define DRNn(ir) ((ir&0x0E00)>>9)
nkeynes@84
   452
#define DRMn(ir) ((ir&0x00E0)>>5)
nkeynes@2
   453
#define FVN(ir) ((ir&0x0C00)>>8)
nkeynes@2
   454
#define FVM(ir) ((ir&0x0300)>>6)
nkeynes@84
   455
#define FRN(ir) FR(FRNn(ir))
nkeynes@84
   456
#define FRM(ir) FR(FRMn(ir))
nkeynes@84
   457
#define FRNi(ir) (*((uint32_t *)&FR(FRNn(ir))))
nkeynes@84
   458
#define FRMi(ir) (*((uint32_t *)&FR(FRMn(ir))))
nkeynes@95
   459
#define DRN(ir) DRb(DRNn(ir), ir&0x0100)
nkeynes@95
   460
#define DRM(ir) DRb(DRMn(ir),ir&0x0010)
nkeynes@84
   461
#define DRNi(ir) (*((uint64_t *)&DR(FRNn(ir))))
nkeynes@84
   462
#define DRMi(ir) (*((uint64_t *)&DR(FRMn(ir))))
nkeynes@1
   463
#define FPULf   *((float *)&sh4r.fpul)
nkeynes@1
   464
#define FPULi    (sh4r.fpul)
nkeynes@1
   465
nkeynes@2
   466
    pc = sh4r.pc;
nkeynes@84
   467
    if( pc > 0xFFFFFF00 ) {
nkeynes@84
   468
	/* SYSCALL Magic */
nkeynes@102
   469
	syscall_invoke( pc );
nkeynes@104
   470
	sh4r.in_delay_slot = 0;
nkeynes@84
   471
	pc = sh4r.pc = sh4r.pr;
nkeynes@84
   472
	sh4r.new_pc = sh4r.pc + 2;
nkeynes@84
   473
    }
nkeynes@208
   474
    CHECKRALIGN16(pc);
nkeynes@235
   475
nkeynes@235
   476
    /* Read instruction */
nkeynes@235
   477
    uint32_t pageaddr = pc >> 12;
nkeynes@235
   478
    if( sh4_icache != NULL && pageaddr == sh4_icache_addr ) {
nkeynes@235
   479
	ir = sh4_icache[(pc&0xFFF)>>1];
nkeynes@235
   480
    } else {
nkeynes@235
   481
	sh4_icache = (uint16_t *)mem_get_page(pc);
nkeynes@235
   482
	if( ((uint32_t)sh4_icache) < MAX_IO_REGIONS ) {
nkeynes@235
   483
	    /* If someone's actually been so daft as to try to execute out of an IO
nkeynes@235
   484
	     * region, fallback on the full-blown memory read
nkeynes@235
   485
	     */
nkeynes@235
   486
	    sh4_icache = NULL;
nkeynes@235
   487
	    ir = MEM_READ_WORD(pc);
nkeynes@235
   488
	} else {
nkeynes@235
   489
	    sh4_icache_addr = pageaddr;
nkeynes@235
   490
	    ir = sh4_icache[(pc&0xFFF)>>1];
nkeynes@235
   491
	}
nkeynes@235
   492
    }
nkeynes@1
   493
    
nkeynes@1
   494
    switch( (ir&0xF000)>>12 ) {
nkeynes@1
   495
        case 0: /* 0000nnnnmmmmxxxx */
nkeynes@1
   496
            switch( ir&0x000F ) {
nkeynes@1
   497
                case 2:
nkeynes@1
   498
                    switch( (ir&0x00F0)>>4 ) {
nkeynes@1
   499
                        case 0: /* STC     SR, Rn */
nkeynes@1
   500
                            CHECKPRIV();
nkeynes@1
   501
                            RN(ir) = sh4_read_sr();
nkeynes@1
   502
                            break;
nkeynes@1
   503
                        case 1: /* STC     GBR, Rn */
nkeynes@1
   504
                            RN(ir) = sh4r.gbr;
nkeynes@1
   505
                            break;
nkeynes@1
   506
                        case 2: /* STC     VBR, Rn */
nkeynes@1
   507
                            CHECKPRIV();
nkeynes@1
   508
                            RN(ir) = sh4r.vbr;
nkeynes@1
   509
                            break;
nkeynes@1
   510
                        case 3: /* STC     SSR, Rn */
nkeynes@1
   511
                            CHECKPRIV();
nkeynes@1
   512
                            RN(ir) = sh4r.ssr;
nkeynes@1
   513
                            break;
nkeynes@1
   514
                        case 4: /* STC     SPC, Rn */
nkeynes@1
   515
                            CHECKPRIV();
nkeynes@1
   516
                            RN(ir) = sh4r.spc;
nkeynes@1
   517
                            break;
nkeynes@1
   518
                        case 8: case 9: case 10: case 11: case 12: case 13:
nkeynes@1
   519
                        case 14: case 15:/* STC     Rm_bank, Rn */
nkeynes@1
   520
                            CHECKPRIV();
nkeynes@1
   521
                            RN(ir) = RN_BANK(ir);
nkeynes@1
   522
                            break;
nkeynes@1
   523
                        default: UNDEF(ir);
nkeynes@1
   524
                    }
nkeynes@1
   525
                    break;
nkeynes@1
   526
                case 3:
nkeynes@1
   527
                    switch( (ir&0x00F0)>>4 ) {
nkeynes@1
   528
                        case 0: /* BSRF    Rn */
nkeynes@232
   529
                            CHECKSLOTILLEGAL();
nkeynes@1
   530
                            CHECKDEST( pc + 4 + RN(ir) );
nkeynes@2
   531
                            sh4r.in_delay_slot = 1;
nkeynes@1
   532
                            sh4r.pr = sh4r.pc + 4;
nkeynes@1
   533
                            sh4r.pc = sh4r.new_pc;
nkeynes@1
   534
                            sh4r.new_pc = pc + 4 + RN(ir);
nkeynes@157
   535
			    TRACE_CALL( pc, sh4r.new_pc );
nkeynes@27
   536
                            return TRUE;
nkeynes@1
   537
                        case 2: /* BRAF    Rn */
nkeynes@232
   538
                            CHECKSLOTILLEGAL();
nkeynes@1
   539
                            CHECKDEST( pc + 4 + RN(ir) );
nkeynes@2
   540
                            sh4r.in_delay_slot = 1;
nkeynes@1
   541
                            sh4r.pc = sh4r.new_pc;
nkeynes@1
   542
                            sh4r.new_pc = pc + 4 + RN(ir);
nkeynes@27
   543
                            return TRUE;
nkeynes@1
   544
                        case 8: /* PREF    [Rn] */
nkeynes@2
   545
                            tmp = RN(ir);
nkeynes@2
   546
                            if( (tmp & 0xFC000000) == 0xE0000000 ) {
nkeynes@2
   547
                                /* Store queue operation */
nkeynes@2
   548
                                int queue = (tmp&0x20)>>2;
nkeynes@2
   549
                                int32_t *src = &sh4r.store_queue[queue];
nkeynes@2
   550
                                uint32_t hi = (MMIO_READ( MMU, (queue == 0 ? QACR0 : QACR1) ) & 0x1C) << 24;
nkeynes@2
   551
                                uint32_t target = tmp&0x03FFFFE0 | hi;
nkeynes@2
   552
                                mem_copy_to_sh4( target, src, 32 );
nkeynes@2
   553
                            }
nkeynes@2
   554
                            break;
nkeynes@1
   555
                        case 9: /* OCBI    [Rn] */
nkeynes@1
   556
                        case 10:/* OCBP    [Rn] */
nkeynes@1
   557
                        case 11:/* OCBWB   [Rn] */
nkeynes@1
   558
                            /* anything? */
nkeynes@1
   559
                            break;
nkeynes@1
   560
                        case 12:/* MOVCA.L R0, [Rn] */
nkeynes@164
   561
			    tmp = RN(ir);
nkeynes@208
   562
			    CHECKWALIGN32(tmp);
nkeynes@164
   563
			    MEM_WRITE_LONG( tmp, R0 );
nkeynes@164
   564
			    break;
nkeynes@1
   565
                        default: UNDEF(ir);
nkeynes@1
   566
                    }
nkeynes@1
   567
                    break;
nkeynes@1
   568
                case 4: /* MOV.B   Rm, [R0 + Rn] */
nkeynes@1
   569
                    MEM_WRITE_BYTE( R0 + RN(ir), RM(ir) );
nkeynes@1
   570
                    break;
nkeynes@1
   571
                case 5: /* MOV.W   Rm, [R0 + Rn] */
nkeynes@208
   572
		    CHECKWALIGN16( R0 + RN(ir) );
nkeynes@1
   573
                    MEM_WRITE_WORD( R0 + RN(ir), RM(ir) );
nkeynes@1
   574
                    break;
nkeynes@1
   575
                case 6: /* MOV.L   Rm, [R0 + Rn] */
nkeynes@208
   576
		    CHECKWALIGN32( R0 + RN(ir) );
nkeynes@1
   577
                    MEM_WRITE_LONG( R0 + RN(ir), RM(ir) );
nkeynes@1
   578
                    break;
nkeynes@1
   579
                case 7: /* MUL.L   Rm, Rn */
nkeynes@2
   580
                    sh4r.mac = (sh4r.mac&0xFFFFFFFF00000000LL) |
nkeynes@1
   581
                        (RM(ir) * RN(ir));
nkeynes@1
   582
                    break;
nkeynes@1
   583
                case 8: 
nkeynes@1
   584
                    switch( (ir&0x0FF0)>>4 ) {
nkeynes@1
   585
                        case 0: /* CLRT    */
nkeynes@1
   586
                            sh4r.t = 0;
nkeynes@1
   587
                            break;
nkeynes@1
   588
                        case 1: /* SETT    */
nkeynes@1
   589
                            sh4r.t = 1;
nkeynes@1
   590
                            break;
nkeynes@1
   591
                        case 2: /* CLRMAC  */
nkeynes@1
   592
                            sh4r.mac = 0;
nkeynes@1
   593
                            break;
nkeynes@1
   594
                        case 3: /* LDTLB   */
nkeynes@1
   595
                            break;
nkeynes@1
   596
                        case 4: /* CLRS    */
nkeynes@1
   597
                            sh4r.s = 0;
nkeynes@1
   598
                            break;
nkeynes@1
   599
                        case 5: /* SETS    */
nkeynes@1
   600
                            sh4r.s = 1;
nkeynes@1
   601
                            break;
nkeynes@1
   602
                        default: UNDEF(ir);
nkeynes@1
   603
                    }
nkeynes@1
   604
                    break;
nkeynes@1
   605
                case 9: 
nkeynes@1
   606
                    if( (ir&0x00F0) == 0x20 ) /* MOVT    Rn */
nkeynes@1
   607
                        RN(ir) = sh4r.t;
nkeynes@1
   608
                    else if( ir == 0x0019 ) /* DIV0U   */
nkeynes@1
   609
                        sh4r.m = sh4r.q = sh4r.t = 0;
nkeynes@1
   610
                    else if( ir == 0x0009 )
nkeynes@1
   611
                        /* NOP     */;
nkeynes@1
   612
                    else UNDEF(ir);
nkeynes@1
   613
                    break;
nkeynes@1
   614
                case 10:
nkeynes@1
   615
                    switch( (ir&0x00F0) >> 4 ) {
nkeynes@1
   616
                        case 0: /* STS     MACH, Rn */
nkeynes@1
   617
                            RN(ir) = sh4r.mac >> 32;
nkeynes@1
   618
                            break;
nkeynes@1
   619
                        case 1: /* STS     MACL, Rn */
nkeynes@1
   620
                            RN(ir) = (uint32_t)sh4r.mac;
nkeynes@1
   621
                            break;
nkeynes@1
   622
                        case 2: /* STS     PR, Rn */
nkeynes@1
   623
                            RN(ir) = sh4r.pr;
nkeynes@1
   624
                            break;
nkeynes@1
   625
                        case 3: /* STC     SGR, Rn */
nkeynes@1
   626
                            CHECKPRIV();
nkeynes@1
   627
                            RN(ir) = sh4r.sgr;
nkeynes@1
   628
                            break;
nkeynes@1
   629
                        case 5:/* STS      FPUL, Rn */
nkeynes@1
   630
                            RN(ir) = sh4r.fpul;
nkeynes@1
   631
                            break;
nkeynes@1
   632
                        case 6: /* STS     FPSCR, Rn */
nkeynes@1
   633
                            RN(ir) = sh4r.fpscr;
nkeynes@1
   634
                            break;
nkeynes@1
   635
                        case 15:/* STC     DBR, Rn */
nkeynes@1
   636
                            CHECKPRIV();
nkeynes@1
   637
                            RN(ir) = sh4r.dbr;
nkeynes@1
   638
                            break;
nkeynes@1
   639
                        default: UNDEF(ir);
nkeynes@1
   640
                    }
nkeynes@1
   641
                    break;
nkeynes@1
   642
                case 11:
nkeynes@1
   643
                    switch( (ir&0x0FF0)>>4 ) {
nkeynes@1
   644
                        case 0: /* RTS     */
nkeynes@232
   645
                            CHECKSLOTILLEGAL();
nkeynes@1
   646
                            CHECKDEST( sh4r.pr );
nkeynes@2
   647
                            sh4r.in_delay_slot = 1;
nkeynes@1
   648
                            sh4r.pc = sh4r.new_pc;
nkeynes@1
   649
                            sh4r.new_pc = sh4r.pr;
nkeynes@157
   650
                            TRACE_RETURN( pc, sh4r.new_pc );
nkeynes@27
   651
                            return TRUE;
nkeynes@1
   652
                        case 1: /* SLEEP   */
nkeynes@27
   653
			    if( MMIO_READ( CPG, STBCR ) & 0x80 ) {
nkeynes@27
   654
				sh4r.sh4_state = SH4_STATE_STANDBY;
nkeynes@27
   655
			    } else {
nkeynes@27
   656
				sh4r.sh4_state = SH4_STATE_SLEEP;
nkeynes@27
   657
			    }
nkeynes@27
   658
			    return FALSE; /* Halt CPU */
nkeynes@1
   659
                        case 2: /* RTE     */
nkeynes@1
   660
                            CHECKPRIV();
nkeynes@1
   661
                            CHECKDEST( sh4r.spc );
nkeynes@2
   662
                            CHECKSLOTILLEGAL();
nkeynes@2
   663
                            sh4r.in_delay_slot = 1;
nkeynes@1
   664
                            sh4r.pc = sh4r.new_pc;
nkeynes@1
   665
                            sh4r.new_pc = sh4r.spc;
nkeynes@1
   666
                            sh4_load_sr( sh4r.ssr );
nkeynes@27
   667
                            return TRUE;
nkeynes@1
   668
                        default:UNDEF(ir);
nkeynes@1
   669
                    }
nkeynes@1
   670
                    break;
nkeynes@1
   671
                case 12:/* MOV.B   [R0+R%d], R%d */
nkeynes@1
   672
                    RN(ir) = MEM_READ_BYTE( R0 + RM(ir) );
nkeynes@1
   673
                    break;
nkeynes@1
   674
                case 13:/* MOV.W   [R0+R%d], R%d */
nkeynes@208
   675
		    CHECKRALIGN16( R0 + RM(ir) );
nkeynes@1
   676
                    RN(ir) = MEM_READ_WORD( R0 + RM(ir) );
nkeynes@1
   677
                    break;
nkeynes@1
   678
                case 14:/* MOV.L   [R0+R%d], R%d */
nkeynes@208
   679
		    CHECKRALIGN32( R0 + RM(ir) );
nkeynes@1
   680
                    RN(ir) = MEM_READ_LONG( R0 + RM(ir) );
nkeynes@1
   681
                    break;
nkeynes@1
   682
                case 15:/* MAC.L   [Rm++], [Rn++] */
nkeynes@208
   683
		    CHECKRALIGN32( RM(ir) );
nkeynes@208
   684
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
   685
                    tmpl = ( SIGNEXT32(MEM_READ_LONG(RM(ir))) *
nkeynes@1
   686
                                  SIGNEXT32(MEM_READ_LONG(RN(ir))) );
nkeynes@1
   687
                    if( sh4r.s ) {
nkeynes@1
   688
                        /* 48-bit Saturation. Yuch */
nkeynes@1
   689
                        tmpl += SIGNEXT48(sh4r.mac);
nkeynes@2
   690
                        if( tmpl < 0xFFFF800000000000LL )
nkeynes@2
   691
                            tmpl = 0xFFFF800000000000LL;
nkeynes@2
   692
                        else if( tmpl > 0x00007FFFFFFFFFFFLL )
nkeynes@2
   693
                            tmpl = 0x00007FFFFFFFFFFFLL;
nkeynes@2
   694
                        sh4r.mac = (sh4r.mac&0xFFFF000000000000LL) |
nkeynes@2
   695
                            (tmpl&0x0000FFFFFFFFFFFFLL);
nkeynes@1
   696
                    } else sh4r.mac = tmpl;
nkeynes@1
   697
                    
nkeynes@1
   698
                    RM(ir) += 4;
nkeynes@1
   699
                    RN(ir) += 4;
nkeynes@1
   700
                    
nkeynes@1
   701
                    break;
nkeynes@1
   702
                default: UNDEF(ir);
nkeynes@1
   703
            }
nkeynes@1
   704
            break;
nkeynes@1
   705
        case 1: /* 0001nnnnmmmmdddd */
nkeynes@1
   706
            /* MOV.L   Rm, [Rn + disp4*4] */
nkeynes@208
   707
	    tmp = RN(ir) + (DISP4(ir)<<2);
nkeynes@208
   708
	    CHECKWALIGN32( tmp );
nkeynes@208
   709
            MEM_WRITE_LONG( tmp, RM(ir) );
nkeynes@1
   710
            break;
nkeynes@1
   711
        case 2: /* 0010nnnnmmmmxxxx */
nkeynes@1
   712
            switch( ir&0x000F ) {
nkeynes@1
   713
                case 0: /* MOV.B   Rm, [Rn] */
nkeynes@1
   714
                    MEM_WRITE_BYTE( RN(ir), RM(ir) );
nkeynes@1
   715
                    break;
nkeynes@1
   716
                case 1: /* MOV.W   Rm, [Rn] */
nkeynes@208
   717
               	    CHECKWALIGN16( RN(ir) );
nkeynes@208
   718
		    MEM_WRITE_WORD( RN(ir), RM(ir) );
nkeynes@1
   719
                    break;
nkeynes@1
   720
                case 2: /* MOV.L   Rm, [Rn] */
nkeynes@208
   721
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   722
                    MEM_WRITE_LONG( RN(ir), RM(ir) );
nkeynes@1
   723
                    break;
nkeynes@1
   724
                case 3: UNDEF(ir);
nkeynes@1
   725
                    break;
nkeynes@1
   726
                case 4: /* MOV.B   Rm, [--Rn] */
nkeynes@1
   727
                    RN(ir) --;
nkeynes@1
   728
                    MEM_WRITE_BYTE( RN(ir), RM(ir) );
nkeynes@1
   729
                    break;
nkeynes@1
   730
                case 5: /* MOV.W   Rm, [--Rn] */
nkeynes@1
   731
                    RN(ir) -= 2;
nkeynes@208
   732
		    CHECKWALIGN16( RN(ir) );
nkeynes@1
   733
                    MEM_WRITE_WORD( RN(ir), RM(ir) );
nkeynes@1
   734
                    break;
nkeynes@1
   735
                case 6: /* MOV.L   Rm, [--Rn] */
nkeynes@1
   736
                    RN(ir) -= 4;
nkeynes@208
   737
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   738
                    MEM_WRITE_LONG( RN(ir), RM(ir) );
nkeynes@1
   739
                    break;
nkeynes@1
   740
                case 7: /* DIV0S   Rm, Rn */
nkeynes@1
   741
                    sh4r.q = RN(ir)>>31;
nkeynes@1
   742
                    sh4r.m = RM(ir)>>31;
nkeynes@1
   743
                    sh4r.t = sh4r.q ^ sh4r.m;
nkeynes@1
   744
                    break;
nkeynes@1
   745
                case 8: /* TST     Rm, Rn */
nkeynes@1
   746
                    sh4r.t = (RN(ir)&RM(ir) ? 0 : 1);
nkeynes@1
   747
                    break;
nkeynes@1
   748
                case 9: /* AND     Rm, Rn */
nkeynes@1
   749
                    RN(ir) &= RM(ir);
nkeynes@1
   750
                    break;
nkeynes@1
   751
                case 10:/* XOR     Rm, Rn */
nkeynes@1
   752
                    RN(ir) ^= RM(ir);
nkeynes@1
   753
                    break;
nkeynes@1
   754
                case 11:/* OR      Rm, Rn */
nkeynes@1
   755
                    RN(ir) |= RM(ir);
nkeynes@1
   756
                    break;
nkeynes@1
   757
                case 12:/* CMP/STR Rm, Rn */
nkeynes@1
   758
                    /* set T = 1 if any byte in RM & RN is the same */
nkeynes@1
   759
                    tmp = RM(ir) ^ RN(ir);
nkeynes@1
   760
                    sh4r.t = ((tmp&0x000000FF)==0 || (tmp&0x0000FF00)==0 ||
nkeynes@1
   761
                              (tmp&0x00FF0000)==0 || (tmp&0xFF000000)==0)?1:0;
nkeynes@1
   762
                    break;
nkeynes@1
   763
                case 13:/* XTRCT   Rm, Rn */
nkeynes@1
   764
                    RN(ir) = (RN(ir)>>16) | (RM(ir)<<16);
nkeynes@1
   765
                    break;
nkeynes@1
   766
                case 14:/* MULU.W  Rm, Rn */
nkeynes@2
   767
                    sh4r.mac = (sh4r.mac&0xFFFFFFFF00000000LL) |
nkeynes@1
   768
                        (uint32_t)((RM(ir)&0xFFFF) * (RN(ir)&0xFFFF));
nkeynes@1
   769
                    break;
nkeynes@1
   770
                case 15:/* MULS.W  Rm, Rn */
nkeynes@2
   771
                    sh4r.mac = (sh4r.mac&0xFFFFFFFF00000000LL) |
nkeynes@1
   772
                        (uint32_t)(SIGNEXT32(RM(ir)&0xFFFF) * SIGNEXT32(RN(ir)&0xFFFF));
nkeynes@1
   773
                    break;
nkeynes@1
   774
            }
nkeynes@1
   775
            break;
nkeynes@1
   776
        case 3: /* 0011nnnnmmmmxxxx */
nkeynes@1
   777
            switch( ir&0x000F ) {
nkeynes@1
   778
                case 0: /* CMP/EQ  Rm, Rn */
nkeynes@1
   779
                    sh4r.t = ( RM(ir) == RN(ir) ? 1 : 0 );
nkeynes@1
   780
                    break;
nkeynes@1
   781
                case 2: /* CMP/HS  Rm, Rn */
nkeynes@1
   782
                    sh4r.t = ( RN(ir) >= RM(ir) ? 1 : 0 );
nkeynes@1
   783
                    break;
nkeynes@1
   784
                case 3: /* CMP/GE  Rm, Rn */
nkeynes@1
   785
                    sh4r.t = ( ((int32_t)RN(ir)) >= ((int32_t)RM(ir)) ? 1 : 0 );
nkeynes@1
   786
                    break;
nkeynes@1
   787
                case 4: { /* DIV1    Rm, Rn */
nkeynes@1
   788
                    /* This is just from the sh4p manual with some
nkeynes@1
   789
                     * simplifications (someone want to check it's correct? :)
nkeynes@1
   790
                     * Why they couldn't just provide a real DIV instruction...
nkeynes@1
   791
                     * Please oh please let the translator batch these things
nkeynes@1
   792
                     * up into a single DIV... */
nkeynes@1
   793
                    uint32_t tmp0, tmp1, tmp2, dir;
nkeynes@1
   794
nkeynes@1
   795
                    dir = sh4r.q ^ sh4r.m;
nkeynes@1
   796
                    sh4r.q = (RN(ir) >> 31);
nkeynes@1
   797
                    tmp2 = RM(ir);
nkeynes@1
   798
                    RN(ir) = (RN(ir) << 1) | sh4r.t;
nkeynes@1
   799
                    tmp0 = RN(ir);
nkeynes@1
   800
                    if( dir ) {
nkeynes@1
   801
                        RN(ir) += tmp2;
nkeynes@1
   802
                        tmp1 = (RN(ir)<tmp0 ? 1 : 0 );
nkeynes@1
   803
                    } else {
nkeynes@1
   804
                        RN(ir) -= tmp2;
nkeynes@1
   805
                        tmp1 = (RN(ir)>tmp0 ? 1 : 0 );
nkeynes@1
   806
                    }
nkeynes@1
   807
                    sh4r.q ^= sh4r.m ^ tmp1;
nkeynes@1
   808
                    sh4r.t = ( sh4r.q == sh4r.m ? 1 : 0 );
nkeynes@1
   809
                    break; }
nkeynes@1
   810
                case 5: /* DMULU.L Rm, Rn */
nkeynes@1
   811
                    sh4r.mac = ((uint64_t)RM(ir)) * ((uint64_t)RN(ir));
nkeynes@1
   812
                    break;
nkeynes@1
   813
                case 6: /* CMP/HI  Rm, Rn */
nkeynes@1
   814
                    sh4r.t = ( RN(ir) > RM(ir) ? 1 : 0 );
nkeynes@1
   815
                    break;
nkeynes@1
   816
                case 7: /* CMP/GT  Rm, Rn */
nkeynes@1
   817
                    sh4r.t = ( ((int32_t)RN(ir)) > ((int32_t)RM(ir)) ? 1 : 0 );
nkeynes@1
   818
                    break;
nkeynes@1
   819
                case 8: /* SUB     Rm, Rn */
nkeynes@1
   820
                    RN(ir) -= RM(ir);
nkeynes@1
   821
                    break;
nkeynes@1
   822
                case 10:/* SUBC    Rm, Rn */
nkeynes@1
   823
                    tmp = RN(ir);
nkeynes@1
   824
                    RN(ir) = RN(ir) - RM(ir) - sh4r.t;
nkeynes@1
   825
                    sh4r.t = (RN(ir) > tmp || (RN(ir) == tmp && sh4r.t == 1));
nkeynes@1
   826
                    break;
nkeynes@1
   827
                case 11:/* SUBV    Rm, Rn */
nkeynes@1
   828
                    UNIMP(ir);
nkeynes@1
   829
                    break;
nkeynes@1
   830
                case 12:/* ADD     Rm, Rn */
nkeynes@1
   831
                    RN(ir) += RM(ir);
nkeynes@1
   832
                    break;
nkeynes@1
   833
                case 13:/* DMULS.L Rm, Rn */
nkeynes@1
   834
                    sh4r.mac = SIGNEXT32(RM(ir)) * SIGNEXT32(RN(ir));
nkeynes@1
   835
                    break;
nkeynes@1
   836
                case 14:/* ADDC    Rm, Rn */
nkeynes@1
   837
                    tmp = RN(ir);
nkeynes@1
   838
                    RN(ir) += RM(ir) + sh4r.t;
nkeynes@1
   839
                    sh4r.t = ( RN(ir) < tmp || (RN(ir) == tmp && sh4r.t != 0) ? 1 : 0 );
nkeynes@1
   840
                    break;
nkeynes@1
   841
                case 15:/* ADDV    Rm, Rn */
nkeynes@227
   842
		    tmp = RN(ir) + RM(ir);
nkeynes@227
   843
		    sh4r.t = ( (RN(ir)>>31) == (RM(ir)>>31) && ((RN(ir)>>31) != (tmp>>31)) );
nkeynes@227
   844
		    RN(ir) = tmp;
nkeynes@1
   845
                    break;
nkeynes@1
   846
                default: UNDEF(ir);
nkeynes@1
   847
            }
nkeynes@1
   848
            break;
nkeynes@1
   849
        case 4: /* 0100nnnnxxxxxxxx */
nkeynes@1
   850
            switch( ir&0x00FF ) {
nkeynes@1
   851
                case 0x00: /* SHLL    Rn */
nkeynes@1
   852
                    sh4r.t = RN(ir) >> 31;
nkeynes@1
   853
                    RN(ir) <<= 1;
nkeynes@1
   854
                    break;
nkeynes@1
   855
                case 0x01: /* SHLR    Rn */
nkeynes@1
   856
                    sh4r.t = RN(ir) & 0x00000001;
nkeynes@1
   857
                    RN(ir) >>= 1;
nkeynes@1
   858
                    break;
nkeynes@1
   859
                case 0x02: /* STS.L   MACH, [--Rn] */
nkeynes@1
   860
                    RN(ir) -= 4;
nkeynes@208
   861
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   862
                    MEM_WRITE_LONG( RN(ir), (sh4r.mac>>32) );
nkeynes@1
   863
                    break;
nkeynes@1
   864
                case 0x03: /* STC.L   SR, [--Rn] */
nkeynes@1
   865
                    CHECKPRIV();
nkeynes@1
   866
                    RN(ir) -= 4;
nkeynes@208
   867
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   868
                    MEM_WRITE_LONG( RN(ir), sh4_read_sr() );
nkeynes@1
   869
                    break;
nkeynes@1
   870
                case 0x04: /* ROTL    Rn */
nkeynes@1
   871
                    sh4r.t = RN(ir) >> 31;
nkeynes@1
   872
                    RN(ir) <<= 1;
nkeynes@1
   873
                    RN(ir) |= sh4r.t;
nkeynes@1
   874
                    break;
nkeynes@1
   875
                case 0x05: /* ROTR    Rn */
nkeynes@1
   876
                    sh4r.t = RN(ir) & 0x00000001;
nkeynes@1
   877
                    RN(ir) >>= 1;
nkeynes@1
   878
                    RN(ir) |= (sh4r.t << 31);
nkeynes@1
   879
                    break;
nkeynes@1
   880
                case 0x06: /* LDS.L   [Rn++], MACH */
nkeynes@208
   881
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
   882
                    sh4r.mac = (sh4r.mac & 0x00000000FFFFFFFF) |
nkeynes@1
   883
                        (((uint64_t)MEM_READ_LONG(RN(ir)))<<32);
nkeynes@1
   884
                    RN(ir) += 4;
nkeynes@1
   885
                    break;
nkeynes@1
   886
                case 0x07: /* LDC.L   [Rn++], SR */
nkeynes@232
   887
		    CHECKSLOTILLEGAL();
nkeynes@1
   888
                    CHECKPRIV();
nkeynes@208
   889
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   890
                    sh4_load_sr( MEM_READ_LONG(RN(ir)) );
nkeynes@1
   891
                    RN(ir) +=4;
nkeynes@1
   892
                    break;
nkeynes@1
   893
                case 0x08: /* SHLL2   Rn */
nkeynes@1
   894
                    RN(ir) <<= 2;
nkeynes@1
   895
                    break;
nkeynes@1
   896
                case 0x09: /* SHLR2   Rn */
nkeynes@1
   897
                    RN(ir) >>= 2;
nkeynes@1
   898
                    break;
nkeynes@1
   899
                case 0x0A: /* LDS     Rn, MACH */
nkeynes@1
   900
                    sh4r.mac = (sh4r.mac & 0x00000000FFFFFFFF) |
nkeynes@1
   901
                        (((uint64_t)RN(ir))<<32);
nkeynes@1
   902
                    break;
nkeynes@1
   903
                case 0x0B: /* JSR     [Rn] */
nkeynes@1
   904
                    CHECKDEST( RN(ir) );
nkeynes@2
   905
                    CHECKSLOTILLEGAL();
nkeynes@2
   906
                    sh4r.in_delay_slot = 1;
nkeynes@1
   907
                    sh4r.pc = sh4r.new_pc;
nkeynes@1
   908
                    sh4r.new_pc = RN(ir);
nkeynes@1
   909
                    sh4r.pr = pc + 4;
nkeynes@157
   910
		    TRACE_CALL( pc, sh4r.new_pc );
nkeynes@27
   911
                    return TRUE;
nkeynes@1
   912
                case 0x0E: /* LDC     Rn, SR */
nkeynes@232
   913
		    CHECKSLOTILLEGAL();
nkeynes@1
   914
                    CHECKPRIV();
nkeynes@1
   915
                    sh4_load_sr( RN(ir) );
nkeynes@1
   916
                    break;
nkeynes@1
   917
                case 0x10: /* DT      Rn */
nkeynes@1
   918
                    RN(ir) --;
nkeynes@1
   919
                    sh4r.t = ( RN(ir) == 0 ? 1 : 0 );
nkeynes@1
   920
                    break;
nkeynes@1
   921
                case 0x11: /* CMP/PZ  Rn */
nkeynes@1
   922
                    sh4r.t = ( ((int32_t)RN(ir)) >= 0 ? 1 : 0 );
nkeynes@1
   923
                    break;
nkeynes@1
   924
                case 0x12: /* STS.L   MACL, [--Rn] */
nkeynes@1
   925
                    RN(ir) -= 4;
nkeynes@208
   926
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   927
                    MEM_WRITE_LONG( RN(ir), (uint32_t)sh4r.mac );
nkeynes@1
   928
                    break;
nkeynes@1
   929
                case 0x13: /* STC.L   GBR, [--Rn] */
nkeynes@1
   930
                    RN(ir) -= 4;
nkeynes@208
   931
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   932
                    MEM_WRITE_LONG( RN(ir), sh4r.gbr );
nkeynes@1
   933
                    break;
nkeynes@1
   934
                case 0x15: /* CMP/PL  Rn */
nkeynes@1
   935
                    sh4r.t = ( ((int32_t)RN(ir)) > 0 ? 1 : 0 );
nkeynes@1
   936
                    break;
nkeynes@1
   937
                case 0x16: /* LDS.L   [Rn++], MACL */
nkeynes@208
   938
		    CHECKRALIGN32( RN(ir) );
nkeynes@2
   939
                    sh4r.mac = (sh4r.mac & 0xFFFFFFFF00000000LL) |
nkeynes@1
   940
                        (uint64_t)((uint32_t)MEM_READ_LONG(RN(ir)));
nkeynes@1
   941
                    RN(ir) += 4;
nkeynes@1
   942
                    break;
nkeynes@1
   943
                case 0x17: /* LDC.L   [Rn++], GBR */
nkeynes@208
   944
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
   945
                    sh4r.gbr = MEM_READ_LONG(RN(ir));
nkeynes@1
   946
                    RN(ir) +=4;
nkeynes@1
   947
                    break;
nkeynes@1
   948
                case 0x18: /* SHLL8   Rn */
nkeynes@1
   949
                    RN(ir) <<= 8;
nkeynes@1
   950
                    break;
nkeynes@1
   951
                case 0x19: /* SHLR8   Rn */
nkeynes@1
   952
                    RN(ir) >>= 8;
nkeynes@1
   953
                    break;
nkeynes@1
   954
                case 0x1A: /* LDS     Rn, MACL */
nkeynes@2
   955
                    sh4r.mac = (sh4r.mac & 0xFFFFFFFF00000000LL) |
nkeynes@1
   956
                        (uint64_t)((uint32_t)(RN(ir)));
nkeynes@1
   957
                    break;
nkeynes@1
   958
                case 0x1B: /* TAS.B   [Rn] */
nkeynes@1
   959
                    tmp = MEM_READ_BYTE( RN(ir) );
nkeynes@1
   960
                    sh4r.t = ( tmp == 0 ? 1 : 0 );
nkeynes@1
   961
                    MEM_WRITE_BYTE( RN(ir), tmp | 0x80 );
nkeynes@1
   962
                    break;
nkeynes@1
   963
                case 0x1E: /* LDC     Rn, GBR */
nkeynes@1
   964
                    sh4r.gbr = RN(ir);
nkeynes@1
   965
                    break;
nkeynes@1
   966
                case 0x20: /* SHAL    Rn */
nkeynes@1
   967
                    sh4r.t = RN(ir) >> 31;
nkeynes@1
   968
                    RN(ir) <<= 1;
nkeynes@1
   969
                    break;
nkeynes@1
   970
                case 0x21: /* SHAR    Rn */
nkeynes@1
   971
                    sh4r.t = RN(ir) & 0x00000001;
nkeynes@1
   972
                    RN(ir) = ((int32_t)RN(ir)) >> 1;
nkeynes@1
   973
                    break;
nkeynes@1
   974
                case 0x22: /* STS.L   PR, [--Rn] */
nkeynes@1
   975
                    RN(ir) -= 4;
nkeynes@208
   976
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   977
                    MEM_WRITE_LONG( RN(ir), sh4r.pr );
nkeynes@1
   978
                    break;
nkeynes@1
   979
                case 0x23: /* STC.L   VBR, [--Rn] */
nkeynes@1
   980
                    CHECKPRIV();
nkeynes@1
   981
                    RN(ir) -= 4;
nkeynes@208
   982
		    CHECKWALIGN32( RN(ir) );
nkeynes@2
   983
                    MEM_WRITE_LONG( RN(ir), sh4r.vbr );
nkeynes@1
   984
                    break;
nkeynes@1
   985
                case 0x24: /* ROTCL   Rn */
nkeynes@1
   986
                    tmp = RN(ir) >> 31;
nkeynes@1
   987
                    RN(ir) <<= 1;
nkeynes@1
   988
                    RN(ir) |= sh4r.t;
nkeynes@1
   989
                    sh4r.t = tmp;
nkeynes@1
   990
                    break;
nkeynes@1
   991
                case 0x25: /* ROTCR   Rn */
nkeynes@1
   992
                    tmp = RN(ir) & 0x00000001;
nkeynes@1
   993
                    RN(ir) >>= 1;
nkeynes@1
   994
                    RN(ir) |= (sh4r.t << 31 );
nkeynes@1
   995
                    sh4r.t = tmp;
nkeynes@1
   996
                    break;
nkeynes@1
   997
                case 0x26: /* LDS.L   [Rn++], PR */
nkeynes@208
   998
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
   999
                    sh4r.pr = MEM_READ_LONG( RN(ir) );
nkeynes@1
  1000
                    RN(ir) += 4;
nkeynes@1
  1001
                    break;
nkeynes@1
  1002
                case 0x27: /* LDC.L   [Rn++], VBR */
nkeynes@1
  1003
                    CHECKPRIV();
nkeynes@208
  1004
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
  1005
                    sh4r.vbr = MEM_READ_LONG(RN(ir));
nkeynes@1
  1006
                    RN(ir) +=4;
nkeynes@1
  1007
                    break;
nkeynes@1
  1008
                case 0x28: /* SHLL16  Rn */
nkeynes@1
  1009
                    RN(ir) <<= 16;
nkeynes@1
  1010
                    break;
nkeynes@1
  1011
                case 0x29: /* SHLR16  Rn */
nkeynes@1
  1012
                    RN(ir) >>= 16;
nkeynes@1
  1013
                    break;
nkeynes@1
  1014
                case 0x2A: /* LDS     Rn, PR */
nkeynes@1
  1015
                    sh4r.pr = RN(ir);
nkeynes@1
  1016
                    break;
nkeynes@1
  1017
                case 0x2B: /* JMP     [Rn] */
nkeynes@1
  1018
                    CHECKDEST( RN(ir) );
nkeynes@2
  1019
                    CHECKSLOTILLEGAL();
nkeynes@2
  1020
                    sh4r.in_delay_slot = 1;
nkeynes@1
  1021
                    sh4r.pc = sh4r.new_pc;
nkeynes@1
  1022
                    sh4r.new_pc = RN(ir);
nkeynes@27
  1023
                    return TRUE;
nkeynes@1
  1024
                case 0x2E: /* LDC     Rn, VBR */
nkeynes@1
  1025
                    CHECKPRIV();
nkeynes@1
  1026
                    sh4r.vbr = RN(ir);
nkeynes@1
  1027
                    break;
nkeynes@1
  1028
                case 0x32: /* STC.L   SGR, [--Rn] */
nkeynes@1
  1029
                    CHECKPRIV();
nkeynes@1
  1030
                    RN(ir) -= 4;
nkeynes@208
  1031
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1032
                    MEM_WRITE_LONG( RN(ir), sh4r.sgr );
nkeynes@1
  1033
                    break;
nkeynes@1
  1034
                case 0x33: /* STC.L   SSR, [--Rn] */
nkeynes@1
  1035
                    CHECKPRIV();
nkeynes@1
  1036
                    RN(ir) -= 4;
nkeynes@208
  1037
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1038
                    MEM_WRITE_LONG( RN(ir), sh4r.ssr );
nkeynes@1
  1039
                    break;
nkeynes@1
  1040
                case 0x37: /* LDC.L   [Rn++], SSR */
nkeynes@1
  1041
                    CHECKPRIV();
nkeynes@208
  1042
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
  1043
                    sh4r.ssr = MEM_READ_LONG(RN(ir));
nkeynes@1
  1044
                    RN(ir) +=4;
nkeynes@1
  1045
                    break;
nkeynes@1
  1046
                case 0x3E: /* LDC     Rn, SSR */
nkeynes@1
  1047
                    CHECKPRIV();
nkeynes@1
  1048
                    sh4r.ssr = RN(ir);
nkeynes@1
  1049
                    break;
nkeynes@1
  1050
                case 0x43: /* STC.L   SPC, [--Rn] */
nkeynes@1
  1051
                    CHECKPRIV();
nkeynes@1
  1052
                    RN(ir) -= 4;
nkeynes@208
  1053
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1054
                    MEM_WRITE_LONG( RN(ir), sh4r.spc );
nkeynes@1
  1055
                    break;
nkeynes@1
  1056
                case 0x47: /* LDC.L   [Rn++], SPC */
nkeynes@1
  1057
                    CHECKPRIV();
nkeynes@208
  1058
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
  1059
                    sh4r.spc = MEM_READ_LONG(RN(ir));
nkeynes@1
  1060
                    RN(ir) +=4;
nkeynes@1
  1061
                    break;
nkeynes@1
  1062
                case 0x4E: /* LDC     Rn, SPC */
nkeynes@1
  1063
                    CHECKPRIV();
nkeynes@1
  1064
                    sh4r.spc = RN(ir);
nkeynes@1
  1065
                    break;
nkeynes@1
  1066
                case 0x52: /* STS.L   FPUL, [--Rn] */
nkeynes@1
  1067
                    RN(ir) -= 4;
nkeynes@208
  1068
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1069
                    MEM_WRITE_LONG( RN(ir), sh4r.fpul );
nkeynes@1
  1070
                    break;
nkeynes@1
  1071
                case 0x56: /* LDS.L   [Rn++], FPUL */
nkeynes@208
  1072
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
  1073
                    sh4r.fpul = MEM_READ_LONG(RN(ir));
nkeynes@1
  1074
                    RN(ir) +=4;
nkeynes@1
  1075
                    break;
nkeynes@1
  1076
                case 0x5A: /* LDS     Rn, FPUL */
nkeynes@1
  1077
                    sh4r.fpul = RN(ir);
nkeynes@1
  1078
                    break;
nkeynes@1
  1079
                case 0x62: /* STS.L   FPSCR, [--Rn] */
nkeynes@1
  1080
                    RN(ir) -= 4;
nkeynes@208
  1081
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1082
                    MEM_WRITE_LONG( RN(ir), sh4r.fpscr );
nkeynes@1
  1083
                    break;
nkeynes@1
  1084
                case 0x66: /* LDS.L   [Rn++], FPSCR */
nkeynes@208
  1085
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
  1086
                    sh4r.fpscr = MEM_READ_LONG(RN(ir));
nkeynes@1
  1087
                    RN(ir) +=4;
nkeynes@1
  1088
                    break;
nkeynes@1
  1089
                case 0x6A: /* LDS     Rn, FPSCR */
nkeynes@1
  1090
                    sh4r.fpscr = RN(ir);
nkeynes@1
  1091
                    break;
nkeynes@1
  1092
                case 0xF2: /* STC.L   DBR, [--Rn] */
nkeynes@1
  1093
                    CHECKPRIV();
nkeynes@1
  1094
                    RN(ir) -= 4;
nkeynes@208
  1095
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1096
                    MEM_WRITE_LONG( RN(ir), sh4r.dbr );
nkeynes@1
  1097
                    break;
nkeynes@1
  1098
                case 0xF6: /* LDC.L   [Rn++], DBR */
nkeynes@1
  1099
                    CHECKPRIV();
nkeynes@208
  1100
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
  1101
                    sh4r.dbr = MEM_READ_LONG(RN(ir));
nkeynes@1
  1102
                    RN(ir) +=4;
nkeynes@1
  1103
                    break;
nkeynes@1
  1104
                case 0xFA: /* LDC     Rn, DBR */
nkeynes@1
  1105
                    CHECKPRIV();
nkeynes@1
  1106
                    sh4r.dbr = RN(ir);
nkeynes@1
  1107
                    break;
nkeynes@1
  1108
                case 0x83: case 0x93: case 0xA3: case 0xB3: case 0xC3:
nkeynes@1
  1109
                case 0xD3: case 0xE3: case 0xF3: /* STC.L   Rn_BANK, [--Rn] */
nkeynes@1
  1110
                    CHECKPRIV();
nkeynes@1
  1111
                    RN(ir) -= 4;
nkeynes@208
  1112
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1113
                    MEM_WRITE_LONG( RN(ir), RN_BANK(ir) );
nkeynes@1
  1114
                    break;
nkeynes@1
  1115
                case 0x87: case 0x97: case 0xA7: case 0xB7: case 0xC7:
nkeynes@1
  1116
                case 0xD7: case 0xE7: case 0xF7: /* LDC.L   [Rn++], Rn_BANK */
nkeynes@1
  1117
                    CHECKPRIV();
nkeynes@208
  1118
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
  1119
                    RN_BANK(ir) = MEM_READ_LONG( RN(ir) );
nkeynes@1
  1120
                    RN(ir) += 4;
nkeynes@1
  1121
                    break;
nkeynes@1
  1122
                case 0x8E: case 0x9E: case 0xAE: case 0xBE: case 0xCE:
nkeynes@1
  1123
                case 0xDE: case 0xEE: case 0xFE: /* LDC     Rm, Rn_BANK */
nkeynes@1
  1124
                    CHECKPRIV();
nkeynes@1
  1125
                    RN_BANK(ir) = RM(ir);
nkeynes@1
  1126
                    break;
nkeynes@1
  1127
                default:
nkeynes@1
  1128
                    if( (ir&0x000F) == 0x0F ) {
nkeynes@1
  1129
                        /* MAC.W   [Rm++], [Rn++] */
nkeynes@208
  1130
			CHECKRALIGN16( RN(ir) );
nkeynes@208
  1131
			CHECKRALIGN16( RM(ir) );
nkeynes@1
  1132
                        tmp = SIGNEXT16(MEM_READ_WORD(RM(ir))) *
nkeynes@1
  1133
                            SIGNEXT16(MEM_READ_WORD(RN(ir)));
nkeynes@1
  1134
                        if( sh4r.s ) {
nkeynes@1
  1135
                            /* FIXME */
nkeynes@1
  1136
                            UNIMP(ir);
nkeynes@1
  1137
                        } else sh4r.mac += SIGNEXT32(tmp);
nkeynes@1
  1138
                        RM(ir) += 2;
nkeynes@1
  1139
                        RN(ir) += 2;
nkeynes@1
  1140
                    } else if( (ir&0x000F) == 0x0C ) {
nkeynes@1
  1141
                        /* SHAD    Rm, Rn */
nkeynes@1
  1142
                        tmp = RM(ir);
nkeynes@1
  1143
                        if( (tmp & 0x80000000) == 0 ) RN(ir) <<= (tmp&0x1f);
nkeynes@9
  1144
                        else if( (tmp & 0x1F) == 0 )  
nkeynes@9
  1145
			  RN(ir) = ((int32_t)RN(ir)) >> 31;
nkeynes@9
  1146
                        else 
nkeynes@9
  1147
			  RN(ir) = ((int32_t)RN(ir)) >> (((~RM(ir)) & 0x1F)+1);
nkeynes@1
  1148
                    } else if( (ir&0x000F) == 0x0D ) {
nkeynes@1
  1149
                        /* SHLD    Rm, Rn */
nkeynes@1
  1150
                        tmp = RM(ir);
nkeynes@1
  1151
                        if( (tmp & 0x80000000) == 0 ) RN(ir) <<= (tmp&0x1f);
nkeynes@1
  1152
                        else if( (tmp & 0x1F) == 0 ) RN(ir) = 0;
nkeynes@1
  1153
                        else RN(ir) >>= (((~tmp) & 0x1F)+1);
nkeynes@1
  1154
                    } else UNDEF(ir);
nkeynes@1
  1155
            }
nkeynes@1
  1156
            break;
nkeynes@1
  1157
        case 5: /* 0101nnnnmmmmdddd */
nkeynes@1
  1158
            /* MOV.L   [Rm + disp4*4], Rn */
nkeynes@208
  1159
	    tmp = RM(ir) + (DISP4(ir)<<2);
nkeynes@208
  1160
	    CHECKRALIGN32( tmp );
nkeynes@208
  1161
            RN(ir) = MEM_READ_LONG( tmp );
nkeynes@1
  1162
            break;
nkeynes@1
  1163
        case 6: /* 0110xxxxxxxxxxxx */
nkeynes@1
  1164
            switch( ir&0x000f ) {
nkeynes@1
  1165
                case 0: /* MOV.B   [Rm], Rn */
nkeynes@1
  1166
                    RN(ir) = MEM_READ_BYTE( RM(ir) );
nkeynes@1
  1167
                    break;
nkeynes@1
  1168
                case 1: /* MOV.W   [Rm], Rn */
nkeynes@208
  1169
		    CHECKRALIGN16( RM(ir) );
nkeynes@1
  1170
                    RN(ir) = MEM_READ_WORD( RM(ir) );
nkeynes@1
  1171
                    break;
nkeynes@1
  1172
                case 2: /* MOV.L   [Rm], Rn */
nkeynes@208
  1173
		    CHECKRALIGN32( RM(ir) );
nkeynes@1
  1174
                    RN(ir) = MEM_READ_LONG( RM(ir) );
nkeynes@1
  1175
                    break;
nkeynes@1
  1176
                case 3: /* MOV     Rm, Rn */
nkeynes@1
  1177
                    RN(ir) = RM(ir);
nkeynes@1
  1178
                    break;
nkeynes@1
  1179
                case 4: /* MOV.B   [Rm++], Rn */
nkeynes@1
  1180
                    RN(ir) = MEM_READ_BYTE( RM(ir) );
nkeynes@1
  1181
                    RM(ir) ++;
nkeynes@1
  1182
                    break;
nkeynes@1
  1183
                case 5: /* MOV.W   [Rm++], Rn */
nkeynes@208
  1184
		    CHECKRALIGN16( RM(ir) );
nkeynes@1
  1185
                    RN(ir) = MEM_READ_WORD( RM(ir) );
nkeynes@1
  1186
                    RM(ir) += 2;
nkeynes@1
  1187
                    break;
nkeynes@1
  1188
                case 6: /* MOV.L   [Rm++], Rn */
nkeynes@208
  1189
		    CHECKRALIGN32( RM(ir) );
nkeynes@1
  1190
                    RN(ir) = MEM_READ_LONG( RM(ir) );
nkeynes@1
  1191
                    RM(ir) += 4;
nkeynes@1
  1192
                    break;
nkeynes@1
  1193
                case 7: /* NOT     Rm, Rn */
nkeynes@1
  1194
                    RN(ir) = ~RM(ir);
nkeynes@1
  1195
                    break;
nkeynes@1
  1196
                case 8: /* SWAP.B  Rm, Rn */
nkeynes@1
  1197
                    RN(ir) = (RM(ir)&0xFFFF0000) | ((RM(ir)&0x0000FF00)>>8) |
nkeynes@1
  1198
                        ((RM(ir)&0x000000FF)<<8);
nkeynes@1
  1199
                    break;
nkeynes@1
  1200
                case 9: /* SWAP.W  Rm, Rn */
nkeynes@1
  1201
                    RN(ir) = (RM(ir)>>16) | (RM(ir)<<16);
nkeynes@1
  1202
                    break;
nkeynes@1
  1203
                case 10:/* NEGC    Rm, Rn */
nkeynes@1
  1204
                    tmp = 0 - RM(ir);
nkeynes@1
  1205
                    RN(ir) = tmp - sh4r.t;
nkeynes@1
  1206
                    sh4r.t = ( 0<tmp || tmp<RN(ir) ? 1 : 0 );
nkeynes@1
  1207
                    break;
nkeynes@1
  1208
                case 11:/* NEG     Rm, Rn */
nkeynes@1
  1209
                    RN(ir) = 0 - RM(ir);
nkeynes@1
  1210
                    break;
nkeynes@1
  1211
                case 12:/* EXTU.B  Rm, Rn */
nkeynes@1
  1212
                    RN(ir) = RM(ir)&0x000000FF;
nkeynes@1
  1213
                    break;
nkeynes@1
  1214
                case 13:/* EXTU.W  Rm, Rn */
nkeynes@1
  1215
                    RN(ir) = RM(ir)&0x0000FFFF;
nkeynes@1
  1216
                    break;
nkeynes@1
  1217
                case 14:/* EXTS.B  Rm, Rn */
nkeynes@1
  1218
                    RN(ir) = SIGNEXT8( RM(ir)&0x000000FF );
nkeynes@1
  1219
                    break;
nkeynes@1
  1220
                case 15:/* EXTS.W  Rm, Rn */
nkeynes@1
  1221
                    RN(ir) = SIGNEXT16( RM(ir)&0x0000FFFF );
nkeynes@1
  1222
                    break;
nkeynes@1
  1223
            }
nkeynes@1
  1224
            break;
nkeynes@1
  1225
        case 7: /* 0111nnnniiiiiiii */
nkeynes@1
  1226
            /* ADD    imm8, Rn */
nkeynes@1
  1227
            RN(ir) += IMM8(ir);
nkeynes@1
  1228
            break;
nkeynes@1
  1229
        case 8: /* 1000xxxxxxxxxxxx */
nkeynes@1
  1230
            switch( (ir&0x0F00) >> 8 ) {
nkeynes@1
  1231
                case 0: /* MOV.B   R0, [Rm + disp4] */
nkeynes@1
  1232
                    MEM_WRITE_BYTE( RM(ir) + DISP4(ir), R0 );
nkeynes@1
  1233
                    break;
nkeynes@1
  1234
                case 1: /* MOV.W   R0, [Rm + disp4*2] */
nkeynes@208
  1235
		    tmp = RM(ir) + (DISP4(ir)<<1);
nkeynes@208
  1236
		    CHECKWALIGN16( tmp );
nkeynes@208
  1237
                    MEM_WRITE_WORD( tmp, R0 );
nkeynes@1
  1238
                    break;
nkeynes@1
  1239
                case 4: /* MOV.B   [Rm + disp4], R0 */
nkeynes@1
  1240
                    R0 = MEM_READ_BYTE( RM(ir) + DISP4(ir) );
nkeynes@1
  1241
                    break;
nkeynes@1
  1242
                case 5: /* MOV.W   [Rm + disp4*2], R0 */
nkeynes@208
  1243
		    tmp = RM(ir) + (DISP4(ir)<<1);
nkeynes@208
  1244
		    CHECKRALIGN16( tmp );
nkeynes@208
  1245
                    R0 = MEM_READ_WORD( tmp );
nkeynes@1
  1246
                    break;
nkeynes@1
  1247
                case 8: /* CMP/EQ  imm, R0 */
nkeynes@1
  1248
                    sh4r.t = ( R0 == IMM8(ir) ? 1 : 0 );
nkeynes@1
  1249
                    break;
nkeynes@1
  1250
                case 9: /* BT      disp8 */
nkeynes@246
  1251
                    CHECKSLOTILLEGAL();
nkeynes@1
  1252
                    if( sh4r.t ) {
nkeynes@1
  1253
                        CHECKDEST( sh4r.pc + (PCDISP8(ir)<<1) + 4 )
nkeynes@1
  1254
                        sh4r.pc += (PCDISP8(ir)<<1) + 4;
nkeynes@1
  1255
                        sh4r.new_pc = sh4r.pc + 2;
nkeynes@27
  1256
                        return TRUE;
nkeynes@1
  1257
                    }
nkeynes@1
  1258
                    break;
nkeynes@1
  1259
                case 11:/* BF      disp8 */
nkeynes@246
  1260
                    CHECKSLOTILLEGAL();
nkeynes@1
  1261
                    if( !sh4r.t ) {
nkeynes@1
  1262
                        CHECKDEST( sh4r.pc + (PCDISP8(ir)<<1) + 4 )
nkeynes@1
  1263
                        sh4r.pc += (PCDISP8(ir)<<1) + 4;
nkeynes@1
  1264
                        sh4r.new_pc = sh4r.pc + 2;
nkeynes@27
  1265
                        return TRUE;
nkeynes@1
  1266
                    }
nkeynes@1
  1267
                    break;
nkeynes@1
  1268
                case 13:/* BT/S    disp8 */
nkeynes@246
  1269
                    CHECKSLOTILLEGAL();
nkeynes@1
  1270
                    if( sh4r.t ) {
nkeynes@1
  1271
                        CHECKDEST( sh4r.pc + (PCDISP8(ir)<<1) + 4 )
nkeynes@2
  1272
                        sh4r.in_delay_slot = 1;
nkeynes@1
  1273
                        sh4r.pc = sh4r.new_pc;
nkeynes@1
  1274
                        sh4r.new_pc = pc + (PCDISP8(ir)<<1) + 4;
nkeynes@2
  1275
                        sh4r.in_delay_slot = 1;
nkeynes@27
  1276
                        return TRUE;
nkeynes@1
  1277
                    }
nkeynes@1
  1278
                    break;
nkeynes@1
  1279
                case 15:/* BF/S    disp8 */
nkeynes@246
  1280
                    CHECKSLOTILLEGAL();
nkeynes@1
  1281
                    if( !sh4r.t ) {
nkeynes@1
  1282
                        CHECKDEST( sh4r.pc + (PCDISP8(ir)<<1) + 4 )
nkeynes@2
  1283
                        sh4r.in_delay_slot = 1;
nkeynes@1
  1284
                        sh4r.pc = sh4r.new_pc;
nkeynes@1
  1285
                        sh4r.new_pc = pc + (PCDISP8(ir)<<1) + 4;
nkeynes@27
  1286
                        return TRUE;
nkeynes@1
  1287
                    }
nkeynes@1
  1288
                    break;
nkeynes@1
  1289
                default: UNDEF(ir);
nkeynes@1
  1290
            }
nkeynes@1
  1291
            break;
nkeynes@1
  1292
        case 9: /* 1001xxxxxxxxxxxx */
nkeynes@1
  1293
            /* MOV.W   [disp8*2 + pc + 4], Rn */
nkeynes@232
  1294
	    CHECKSLOTILLEGAL();
nkeynes@208
  1295
	    tmp = pc + 4 + (DISP8(ir)<<1);
nkeynes@208
  1296
            RN(ir) = MEM_READ_WORD( tmp );
nkeynes@1
  1297
            break;
nkeynes@1
  1298
        case 10:/* 1010dddddddddddd */
nkeynes@1
  1299
            /* BRA     disp12 */
nkeynes@246
  1300
            CHECKSLOTILLEGAL();
nkeynes@246
  1301
            CHECKDEST( sh4r.pc + (DISP12(ir)<<1) + 4 );
nkeynes@2
  1302
            sh4r.in_delay_slot = 1;
nkeynes@1
  1303
            sh4r.pc = sh4r.new_pc;
nkeynes@1
  1304
            sh4r.new_pc = pc + 4 + (DISP12(ir)<<1);
nkeynes@27
  1305
            return TRUE;
nkeynes@1
  1306
        case 11:/* 1011dddddddddddd */
nkeynes@1
  1307
            /* BSR     disp12 */
nkeynes@246
  1308
            CHECKDEST( sh4r.pc + (DISP12(ir)<<1) + 4 );
nkeynes@246
  1309
	    CHECKSLOTILLEGAL();
nkeynes@2
  1310
            sh4r.in_delay_slot = 1;
nkeynes@1
  1311
            sh4r.pr = pc + 4;
nkeynes@1
  1312
            sh4r.pc = sh4r.new_pc;
nkeynes@1
  1313
            sh4r.new_pc = pc + 4 + (DISP12(ir)<<1);
nkeynes@157
  1314
	    TRACE_CALL( pc, sh4r.new_pc );
nkeynes@27
  1315
            return TRUE;
nkeynes@1
  1316
        case 12:/* 1100xxxxdddddddd */
nkeynes@1
  1317
        switch( (ir&0x0F00)>>8 ) {
nkeynes@1
  1318
                case 0: /* MOV.B  R0, [GBR + disp8] */
nkeynes@1
  1319
                    MEM_WRITE_BYTE( sh4r.gbr + DISP8(ir), R0 );
nkeynes@1
  1320
                    break;
nkeynes@1
  1321
                case 1: /* MOV.W  R0, [GBR + disp8*2] */
nkeynes@208
  1322
		    tmp = sh4r.gbr + (DISP8(ir)<<1);
nkeynes@208
  1323
		    CHECKWALIGN16( tmp );
nkeynes@208
  1324
                    MEM_WRITE_WORD( tmp, R0 );
nkeynes@1
  1325
                    break;
nkeynes@1
  1326
                case  2: /*MOV.L   R0, [GBR + disp8*4] */
nkeynes@208
  1327
		    tmp = sh4r.gbr + (DISP8(ir)<<2);
nkeynes@208
  1328
		    CHECKWALIGN32( tmp );
nkeynes@208
  1329
                    MEM_WRITE_LONG( tmp, R0 );
nkeynes@1
  1330
                    break;
nkeynes@1
  1331
                case 3: /* TRAPA   imm8 */
nkeynes@246
  1332
                    CHECKSLOTILLEGAL();
nkeynes@116
  1333
                    MMIO_WRITE( MMU, TRA, UIMM8(ir)<<2 );
nkeynes@246
  1334
		    sh4r.pc += 2;
nkeynes@246
  1335
                    sh4_raise_exception( EXC_TRAP );
nkeynes@1
  1336
                    break;
nkeynes@1
  1337
                case 4: /* MOV.B   [GBR + disp8], R0 */
nkeynes@1
  1338
                    R0 = MEM_READ_BYTE( sh4r.gbr + DISP8(ir) );
nkeynes@1
  1339
                    break;
nkeynes@1
  1340
                case 5: /* MOV.W   [GBR + disp8*2], R0 */
nkeynes@208
  1341
		    tmp = sh4r.gbr + (DISP8(ir)<<1);
nkeynes@208
  1342
		    CHECKRALIGN16( tmp );
nkeynes@208
  1343
                    R0 = MEM_READ_WORD( tmp );
nkeynes@1
  1344
                    break;
nkeynes@1
  1345
                case 6: /* MOV.L   [GBR + disp8*4], R0 */
nkeynes@208
  1346
		    tmp = sh4r.gbr + (DISP8(ir)<<2);
nkeynes@208
  1347
		    CHECKRALIGN32( tmp );
nkeynes@208
  1348
                    R0 = MEM_READ_LONG( tmp );
nkeynes@1
  1349
                    break;
nkeynes@1
  1350
                case 7: /* MOVA    disp8 + pc&~3 + 4, R0 */
nkeynes@232
  1351
		    CHECKSLOTILLEGAL();
nkeynes@1
  1352
                    R0 = (pc&0xFFFFFFFC) + (DISP8(ir)<<2) + 4;
nkeynes@1
  1353
                    break;
nkeynes@1
  1354
                case 8: /* TST     imm8, R0 */
nkeynes@1
  1355
                    sh4r.t = (R0 & UIMM8(ir) ? 0 : 1);
nkeynes@1
  1356
                    break;
nkeynes@1
  1357
                case 9: /* AND     imm8, R0 */
nkeynes@1
  1358
                    R0 &= UIMM8(ir);
nkeynes@1
  1359
                    break;
nkeynes@1
  1360
                case 10:/* XOR     imm8, R0 */
nkeynes@1
  1361
                    R0 ^= UIMM8(ir);
nkeynes@1
  1362
                    break;
nkeynes@1
  1363
                case 11:/* OR      imm8, R0 */
nkeynes@1
  1364
                    R0 |= UIMM8(ir);
nkeynes@1
  1365
                    break;
nkeynes@208
  1366
                case 12:/* TST.B   imm8, [R0+GBR] */		    
nkeynes@1
  1367
                    sh4r.t = ( MEM_READ_BYTE(R0 + sh4r.gbr) & UIMM8(ir) ? 0 : 1 );
nkeynes@1
  1368
                    break;
nkeynes@1
  1369
                case 13:/* AND.B   imm8, [R0+GBR] */
nkeynes@1
  1370
                    MEM_WRITE_BYTE( R0 + sh4r.gbr,
nkeynes@1
  1371
                                    UIMM8(ir) & MEM_READ_BYTE(R0 + sh4r.gbr) );
nkeynes@1
  1372
                    break;
nkeynes@1
  1373
                case 14:/* XOR.B   imm8, [R0+GBR] */
nkeynes@1
  1374
                    MEM_WRITE_BYTE( R0 + sh4r.gbr,
nkeynes@1
  1375
                                    UIMM8(ir) ^ MEM_READ_BYTE(R0 + sh4r.gbr) );
nkeynes@1
  1376
                    break;
nkeynes@1
  1377
                case 15:/* OR.B    imm8, [R0+GBR] */
nkeynes@1
  1378
                    MEM_WRITE_BYTE( R0 + sh4r.gbr,
nkeynes@1
  1379
                                    UIMM8(ir) | MEM_READ_BYTE(R0 + sh4r.gbr) );
nkeynes@1
  1380
                    break;
nkeynes@1
  1381
            }
nkeynes@1
  1382
            break;
nkeynes@1
  1383
        case 13:/* 1101nnnndddddddd */
nkeynes@1
  1384
            /* MOV.L   [disp8*4 + pc&~3 + 4], Rn */
nkeynes@232
  1385
	    CHECKSLOTILLEGAL();
nkeynes@208
  1386
	    tmp = (pc&0xFFFFFFFC) + (DISP8(ir)<<2) + 4;
nkeynes@208
  1387
            RN(ir) = MEM_READ_LONG( tmp );
nkeynes@1
  1388
            break;
nkeynes@1
  1389
        case 14:/* 1110nnnniiiiiiii */
nkeynes@1
  1390
            /* MOV     imm8, Rn */
nkeynes@1
  1391
            RN(ir) = IMM8(ir);
nkeynes@1
  1392
            break;
nkeynes@1
  1393
        case 15:/* 1111xxxxxxxxxxxx */
nkeynes@1
  1394
            CHECKFPUEN();
nkeynes@84
  1395
	    if( IS_FPU_DOUBLEPREC() ) {
nkeynes@84
  1396
		switch( ir&0x000F ) {
nkeynes@84
  1397
                case 0: /* FADD    FRm, FRn */
nkeynes@84
  1398
                    DRN(ir) += DRM(ir);
nkeynes@84
  1399
                    break;
nkeynes@84
  1400
                case 1: /* FSUB    FRm, FRn */
nkeynes@84
  1401
                    DRN(ir) -= DRM(ir);
nkeynes@84
  1402
                    break;
nkeynes@84
  1403
                case 2: /* FMUL    FRm, FRn */
nkeynes@84
  1404
                    DRN(ir) = DRN(ir) * DRM(ir);
nkeynes@84
  1405
                    break;
nkeynes@84
  1406
                case 3: /* FDIV    FRm, FRn */
nkeynes@84
  1407
                    DRN(ir) = DRN(ir) / DRM(ir);
nkeynes@84
  1408
                    break;
nkeynes@84
  1409
                case 4: /* FCMP/EQ FRm, FRn */
nkeynes@84
  1410
                    sh4r.t = ( DRN(ir) == DRM(ir) ? 1 : 0 );
nkeynes@84
  1411
                    break;
nkeynes@84
  1412
                case 5: /* FCMP/GT FRm, FRn */
nkeynes@84
  1413
                    sh4r.t = ( DRN(ir) > DRM(ir) ? 1 : 0 );
nkeynes@84
  1414
                    break;
nkeynes@84
  1415
                case 6: /* FMOV.S  [Rm+R0], FRn */
nkeynes@84
  1416
                    MEM_FP_READ( RM(ir) + R0, FRNn(ir) );
nkeynes@84
  1417
                    break;
nkeynes@84
  1418
                case 7: /* FMOV.S  FRm, [Rn+R0] */
nkeynes@84
  1419
                    MEM_FP_WRITE( RN(ir) + R0, FRMn(ir) );
nkeynes@84
  1420
                    break;
nkeynes@84
  1421
                case 8: /* FMOV.S  [Rm], FRn */
nkeynes@84
  1422
                    MEM_FP_READ( RM(ir), FRNn(ir) );
nkeynes@84
  1423
                    break;
nkeynes@84
  1424
                case 9: /* FMOV.S  [Rm++], FRn */
nkeynes@84
  1425
                    MEM_FP_READ( RM(ir), FRNn(ir) );
nkeynes@84
  1426
                    RM(ir) += FP_WIDTH;
nkeynes@84
  1427
                    break;
nkeynes@84
  1428
                case 10:/* FMOV.S  FRm, [Rn] */
nkeynes@84
  1429
                    MEM_FP_WRITE( RN(ir), FRMn(ir) );
nkeynes@84
  1430
                    break;
nkeynes@84
  1431
                case 11:/* FMOV.S  FRm, [--Rn] */
nkeynes@84
  1432
                    RN(ir) -= FP_WIDTH;
nkeynes@84
  1433
                    MEM_FP_WRITE( RN(ir), FRMn(ir) );
nkeynes@84
  1434
                    break;
nkeynes@84
  1435
                case 12:/* FMOV    FRm, FRn */
nkeynes@84
  1436
		    if( IS_FPU_DOUBLESIZE() )
nkeynes@84
  1437
			DRN(ir) = DRM(ir);
nkeynes@84
  1438
		    else
nkeynes@84
  1439
			FRN(ir) = FRM(ir);
nkeynes@84
  1440
                    break;
nkeynes@84
  1441
                case 13:
nkeynes@84
  1442
                    switch( (ir&0x00F0) >> 4 ) {
nkeynes@84
  1443
		    case 0: /* FSTS    FPUL, FRn */
nkeynes@84
  1444
			FRN(ir) = FPULf;
nkeynes@84
  1445
			break;
nkeynes@84
  1446
		    case 1: /* FLDS    FRn,FPUL */
nkeynes@84
  1447
			FPULf = FRN(ir);
nkeynes@84
  1448
			break;
nkeynes@84
  1449
		    case 2: /* FLOAT   FPUL, FRn */
nkeynes@84
  1450
			DRN(ir) = (float)FPULi;
nkeynes@84
  1451
			break;
nkeynes@84
  1452
		    case 3: /* FTRC    FRn, FPUL */
nkeynes@123
  1453
			dtmp = DRN(ir);
nkeynes@123
  1454
			if( dtmp >= MAX_INTF )
nkeynes@123
  1455
			    FPULi = MAX_INT;
nkeynes@123
  1456
			else if( dtmp <= MIN_INTF )
nkeynes@123
  1457
			    FPULi = MIN_INT;
nkeynes@123
  1458
			else 
nkeynes@123
  1459
			    FPULi = (int32_t)dtmp;
nkeynes@84
  1460
			break;
nkeynes@84
  1461
		    case 4: /* FNEG    FRn */
nkeynes@84
  1462
			DRN(ir) = -DRN(ir);
nkeynes@84
  1463
			break;
nkeynes@84
  1464
		    case 5: /* FABS    FRn */
nkeynes@84
  1465
			DRN(ir) = fabs(DRN(ir));
nkeynes@84
  1466
			break;
nkeynes@84
  1467
		    case 6: /* FSQRT   FRn */
nkeynes@84
  1468
			DRN(ir) = sqrt(DRN(ir));
nkeynes@84
  1469
			break;
nkeynes@84
  1470
		    case 7: /* FSRRA FRn */
nkeynes@181
  1471
			/* NO-OP when PR=1 */
nkeynes@84
  1472
			break;
nkeynes@84
  1473
		    case 8: /* FLDI0   FRn */
nkeynes@84
  1474
			DRN(ir) = 0.0;
nkeynes@84
  1475
			break;
nkeynes@84
  1476
		    case 9: /* FLDI1   FRn */
nkeynes@84
  1477
			DRN(ir) = 1.0;
nkeynes@84
  1478
			break;
nkeynes@84
  1479
		    case 10: /* FCNVSD FPUL, DRn */
nkeynes@181
  1480
			if( ! IS_FPU_DOUBLESIZE() )
nkeynes@181
  1481
			    DRN(ir) = (double)FPULf;
nkeynes@84
  1482
			break;
nkeynes@84
  1483
		    case 11: /* FCNVDS DRn, FPUL */
nkeynes@181
  1484
			if( ! IS_FPU_DOUBLESIZE() )
nkeynes@181
  1485
			    FPULf = (float)DRN(ir);
nkeynes@84
  1486
			break;
nkeynes@84
  1487
		    case 14:/* FIPR    FVm, FVn */
nkeynes@181
  1488
			/* NO-OP when PR=1 */
nkeynes@84
  1489
			break;
nkeynes@84
  1490
		    case 15:
nkeynes@84
  1491
			if( (ir&0x0300) == 0x0100 ) { /* FTRV    XMTRX,FVn */
nkeynes@181
  1492
			    /* NO-OP when PR=1 */
nkeynes@84
  1493
			    break;
nkeynes@84
  1494
			}
nkeynes@181
  1495
			else if( (ir&0x0100) == 0 ) { /* FSCA    FPUL, DRn */	
nkeynes@181
  1496
			    /* NO-OP when PR=1 */
nkeynes@84
  1497
			    break;
nkeynes@84
  1498
			}
nkeynes@84
  1499
			else if( ir == 0xFBFD ) {
nkeynes@84
  1500
			    /* FRCHG   */
nkeynes@84
  1501
			    sh4r.fpscr ^= FPSCR_FR;
nkeynes@84
  1502
			    break;
nkeynes@84
  1503
			}
nkeynes@84
  1504
			else if( ir == 0xF3FD ) {
nkeynes@84
  1505
			    /* FSCHG   */
nkeynes@84
  1506
			    sh4r.fpscr ^= FPSCR_SZ;
nkeynes@84
  1507
			    break;
nkeynes@84
  1508
			}
nkeynes@84
  1509
		    default: UNDEF(ir);
nkeynes@84
  1510
                    }
nkeynes@84
  1511
                    break;
nkeynes@84
  1512
                case 14:/* FMAC    FR0, FRm, FRn */
nkeynes@84
  1513
                    DRN(ir) += DRM(ir)*DR0;
nkeynes@84
  1514
                    break;
nkeynes@84
  1515
                default: UNDEF(ir);
nkeynes@84
  1516
		}
nkeynes@122
  1517
	    } else { /* Single precision */
nkeynes@84
  1518
		switch( ir&0x000F ) {
nkeynes@1
  1519
                case 0: /* FADD    FRm, FRn */
nkeynes@1
  1520
                    FRN(ir) += FRM(ir);
nkeynes@1
  1521
                    break;
nkeynes@1
  1522
                case 1: /* FSUB    FRm, FRn */
nkeynes@1
  1523
                    FRN(ir) -= FRM(ir);
nkeynes@1
  1524
                    break;
nkeynes@1
  1525
                case 2: /* FMUL    FRm, FRn */
nkeynes@1
  1526
                    FRN(ir) = FRN(ir) * FRM(ir);
nkeynes@1
  1527
                    break;
nkeynes@1
  1528
                case 3: /* FDIV    FRm, FRn */
nkeynes@1
  1529
                    FRN(ir) = FRN(ir) / FRM(ir);
nkeynes@1
  1530
                    break;
nkeynes@1
  1531
                case 4: /* FCMP/EQ FRm, FRn */
nkeynes@1
  1532
                    sh4r.t = ( FRN(ir) == FRM(ir) ? 1 : 0 );
nkeynes@1
  1533
                    break;
nkeynes@1
  1534
                case 5: /* FCMP/GT FRm, FRn */
nkeynes@1
  1535
                    sh4r.t = ( FRN(ir) > FRM(ir) ? 1 : 0 );
nkeynes@1
  1536
                    break;
nkeynes@1
  1537
                case 6: /* FMOV.S  [Rm+R0], FRn */
nkeynes@1
  1538
                    MEM_FP_READ( RM(ir) + R0, FRNn(ir) );
nkeynes@1
  1539
                    break;
nkeynes@1
  1540
                case 7: /* FMOV.S  FRm, [Rn+R0] */
nkeynes@1
  1541
                    MEM_FP_WRITE( RN(ir) + R0, FRMn(ir) );
nkeynes@1
  1542
                    break;
nkeynes@1
  1543
                case 8: /* FMOV.S  [Rm], FRn */
nkeynes@1
  1544
                    MEM_FP_READ( RM(ir), FRNn(ir) );
nkeynes@1
  1545
                    break;
nkeynes@1
  1546
                case 9: /* FMOV.S  [Rm++], FRn */
nkeynes@1
  1547
                    MEM_FP_READ( RM(ir), FRNn(ir) );
nkeynes@1
  1548
                    RM(ir) += FP_WIDTH;
nkeynes@1
  1549
                    break;
nkeynes@1
  1550
                case 10:/* FMOV.S  FRm, [Rn] */
nkeynes@1
  1551
                    MEM_FP_WRITE( RN(ir), FRMn(ir) );
nkeynes@1
  1552
                    break;
nkeynes@1
  1553
                case 11:/* FMOV.S  FRm, [--Rn] */
nkeynes@1
  1554
                    RN(ir) -= FP_WIDTH;
nkeynes@1
  1555
                    MEM_FP_WRITE( RN(ir), FRMn(ir) );
nkeynes@1
  1556
                    break;
nkeynes@1
  1557
                case 12:/* FMOV    FRm, FRn */
nkeynes@84
  1558
		    if( IS_FPU_DOUBLESIZE() )
nkeynes@84
  1559
			DRN(ir) = DRM(ir);
nkeynes@84
  1560
		    else
nkeynes@84
  1561
			FRN(ir) = FRM(ir);
nkeynes@1
  1562
                    break;
nkeynes@1
  1563
                case 13:
nkeynes@1
  1564
                    switch( (ir&0x00F0) >> 4 ) {
nkeynes@84
  1565
		    case 0: /* FSTS    FPUL, FRn */
nkeynes@84
  1566
			FRN(ir) = FPULf;
nkeynes@84
  1567
			break;
nkeynes@84
  1568
		    case 1: /* FLDS    FRn,FPUL */
nkeynes@84
  1569
			FPULf = FRN(ir);
nkeynes@84
  1570
			break;
nkeynes@84
  1571
		    case 2: /* FLOAT   FPUL, FRn */
nkeynes@84
  1572
			FRN(ir) = (float)FPULi;
nkeynes@84
  1573
			break;
nkeynes@84
  1574
		    case 3: /* FTRC    FRn, FPUL */
nkeynes@123
  1575
			ftmp = FRN(ir);
nkeynes@123
  1576
			if( ftmp >= MAX_INTF )
nkeynes@123
  1577
			    FPULi = MAX_INT;
nkeynes@123
  1578
			else if( ftmp <= MIN_INTF )
nkeynes@123
  1579
			    FPULi = MIN_INT;
nkeynes@123
  1580
			else
nkeynes@123
  1581
			    FPULi = (int32_t)ftmp;
nkeynes@84
  1582
			break;
nkeynes@84
  1583
		    case 4: /* FNEG    FRn */
nkeynes@84
  1584
			FRN(ir) = -FRN(ir);
nkeynes@84
  1585
			break;
nkeynes@84
  1586
		    case 5: /* FABS    FRn */
nkeynes@84
  1587
			FRN(ir) = fabsf(FRN(ir));
nkeynes@84
  1588
			break;
nkeynes@84
  1589
		    case 6: /* FSQRT   FRn */
nkeynes@84
  1590
			FRN(ir) = sqrtf(FRN(ir));
nkeynes@84
  1591
			break;
nkeynes@84
  1592
		    case 7: /* FSRRA FRn */
nkeynes@84
  1593
			FRN(ir) = 1.0/sqrtf(FRN(ir));
nkeynes@84
  1594
			break;
nkeynes@84
  1595
		    case 8: /* FLDI0   FRn */
nkeynes@84
  1596
			FRN(ir) = 0.0;
nkeynes@84
  1597
			break;
nkeynes@84
  1598
		    case 9: /* FLDI1   FRn */
nkeynes@84
  1599
			FRN(ir) = 1.0;
nkeynes@84
  1600
			break;
nkeynes@84
  1601
		    case 10: /* FCNVSD FPUL, DRn */
nkeynes@84
  1602
			break;
nkeynes@84
  1603
		    case 11: /* FCNVDS DRn, FPUL */
nkeynes@84
  1604
			break;
nkeynes@84
  1605
		    case 14:/* FIPR    FVm, FVn */
nkeynes@2
  1606
                            /* FIXME: This is not going to be entirely accurate
nkeynes@2
  1607
                             * as the SH4 instruction is less precise. Also
nkeynes@2
  1608
                             * need to check for 0s and infinities.
nkeynes@2
  1609
                             */
nkeynes@2
  1610
                        {
nkeynes@2
  1611
                            int tmp2 = FVN(ir);
nkeynes@2
  1612
                            tmp = FVM(ir);
nkeynes@84
  1613
                            FR(tmp2+3) = FR(tmp)*FR(tmp2) +
nkeynes@84
  1614
                                FR(tmp+1)*FR(tmp2+1) +
nkeynes@84
  1615
                                FR(tmp+2)*FR(tmp2+2) +
nkeynes@84
  1616
                                FR(tmp+3)*FR(tmp2+3);
nkeynes@1
  1617
                            break;
nkeynes@2
  1618
                        }
nkeynes@84
  1619
		    case 15:
nkeynes@84
  1620
			if( (ir&0x0300) == 0x0100 ) { /* FTRV    XMTRX,FVn */
nkeynes@84
  1621
			    tmp = FVN(ir);
nkeynes@84
  1622
			    float fv[4] = { FR(tmp), FR(tmp+1), FR(tmp+2), FR(tmp+3) };
nkeynes@84
  1623
			    FR(tmp) = XF(0) * fv[0] + XF(4)*fv[1] +
nkeynes@84
  1624
				XF(8)*fv[2] + XF(12)*fv[3];
nkeynes@84
  1625
			    FR(tmp+1) = XF(1) * fv[0] + XF(5)*fv[1] +
nkeynes@84
  1626
				XF(9)*fv[2] + XF(13)*fv[3];
nkeynes@84
  1627
			    FR(tmp+2) = XF(2) * fv[0] + XF(6)*fv[1] +
nkeynes@84
  1628
				XF(10)*fv[2] + XF(14)*fv[3];
nkeynes@84
  1629
			    FR(tmp+3) = XF(3) * fv[0] + XF(7)*fv[1] +
nkeynes@84
  1630
				XF(11)*fv[2] + XF(15)*fv[3];
nkeynes@84
  1631
			    break;
nkeynes@84
  1632
			}
nkeynes@84
  1633
			else if( (ir&0x0100) == 0 ) { /* FSCA    FPUL, DRn */
nkeynes@84
  1634
			    float angle = (((float)(short)(FPULi>>16)) +
nkeynes@122
  1635
					   (((float)(FPULi&0xFFFF))/65536.0)) *
nkeynes@84
  1636
				2 * M_PI;
nkeynes@84
  1637
			    int reg = FRNn(ir);
nkeynes@84
  1638
			    FR(reg) = sinf(angle);
nkeynes@84
  1639
			    FR(reg+1) = cosf(angle);
nkeynes@84
  1640
			    break;
nkeynes@84
  1641
			}
nkeynes@84
  1642
			else if( ir == 0xFBFD ) {
nkeynes@84
  1643
			    /* FRCHG   */
nkeynes@84
  1644
			    sh4r.fpscr ^= FPSCR_FR;
nkeynes@84
  1645
			    break;
nkeynes@84
  1646
			}
nkeynes@84
  1647
			else if( ir == 0xF3FD ) {
nkeynes@84
  1648
			    /* FSCHG   */
nkeynes@84
  1649
			    sh4r.fpscr ^= FPSCR_SZ;
nkeynes@84
  1650
			    break;
nkeynes@84
  1651
			}
nkeynes@84
  1652
		    default: UNDEF(ir);
nkeynes@1
  1653
                    }
nkeynes@1
  1654
                    break;
nkeynes@1
  1655
                case 14:/* FMAC    FR0, FRm, FRn */
nkeynes@1
  1656
                    FRN(ir) += FRM(ir)*FR0;
nkeynes@1
  1657
                    break;
nkeynes@1
  1658
                default: UNDEF(ir);
nkeynes@84
  1659
		}
nkeynes@84
  1660
	    }
nkeynes@84
  1661
	    break;
nkeynes@1
  1662
    }
nkeynes@1
  1663
    sh4r.pc = sh4r.new_pc;
nkeynes@1
  1664
    sh4r.new_pc += 2;
nkeynes@2
  1665
    sh4r.in_delay_slot = 0;
nkeynes@273
  1666
    return TRUE;
nkeynes@1
  1667
}
.