Search
lxdream.org :: lxdream/src/sh4/sh4core.c
lxdream 0.9.1
released Jun 29
Download Now
filename src/sh4/sh4core.c
changeset 246:98054d036a24
prev235:880bff11df92
next260:c82e26ec0cac
author nkeynes
date Tue Dec 19 09:54:03 2006 +0000 (13 years ago)
permissions -rw-r--r--
last change Add slot-illegal instruction checking
file annotate diff log raw
nkeynes@23
     1
/**
nkeynes@246
     2
 * $Id: sh4core.c,v 1.35 2006-12-19 09:54:03 nkeynes Exp $
nkeynes@23
     3
 * 
nkeynes@23
     4
 * SH4 emulation core, and parent module for all the SH4 peripheral
nkeynes@23
     5
 * modules.
nkeynes@23
     6
 *
nkeynes@23
     7
 * Copyright (c) 2005 Nathan Keynes.
nkeynes@23
     8
 *
nkeynes@23
     9
 * This program is free software; you can redistribute it and/or modify
nkeynes@23
    10
 * it under the terms of the GNU General Public License as published by
nkeynes@23
    11
 * the Free Software Foundation; either version 2 of the License, or
nkeynes@23
    12
 * (at your option) any later version.
nkeynes@23
    13
 *
nkeynes@23
    14
 * This program is distributed in the hope that it will be useful,
nkeynes@23
    15
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
nkeynes@23
    16
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
nkeynes@23
    17
 * GNU General Public License for more details.
nkeynes@23
    18
 */
nkeynes@23
    19
nkeynes@35
    20
#define MODULE sh4_module
nkeynes@1
    21
#include <math.h>
nkeynes@1
    22
#include "dream.h"
nkeynes@84
    23
#include "sh4/sh4core.h"
nkeynes@84
    24
#include "sh4/sh4mmio.h"
nkeynes@84
    25
#include "sh4/intc.h"
nkeynes@1
    26
#include "mem.h"
nkeynes@23
    27
#include "clock.h"
nkeynes@102
    28
#include "syscall.h"
nkeynes@1
    29
nkeynes@157
    30
#define SH4_CALLTRACE 1
nkeynes@157
    31
nkeynes@123
    32
#define MAX_INT 0x7FFFFFFF
nkeynes@123
    33
#define MIN_INT 0x80000000
nkeynes@123
    34
#define MAX_INTF 2147483647.0
nkeynes@123
    35
#define MIN_INTF -2147483648.0
nkeynes@123
    36
nkeynes@27
    37
/* CPU-generated exception code/vector pairs */
nkeynes@27
    38
#define EXC_POWER_RESET  0x000 /* vector special */
nkeynes@27
    39
#define EXC_MANUAL_RESET 0x020
nkeynes@208
    40
#define EXC_READ_ADDR_ERR 0x0E0
nkeynes@208
    41
#define EXC_WRITE_ADDR_ERR 0x100
nkeynes@27
    42
#define EXC_SLOT_ILLEGAL 0x1A0
nkeynes@27
    43
#define EXC_ILLEGAL      0x180
nkeynes@27
    44
#define EXC_TRAP         0x160
nkeynes@27
    45
#define EXC_FPDISABLE    0x800
nkeynes@246
    46
#define EXC_SLOT_FPDISABLE 0x820
nkeynes@246
    47
nkeynes@246
    48
#define EXV_EXCEPTION    0x100  /* General exception vector */
nkeynes@246
    49
#define EXV_TLBMISS      0x400  /* TLB-miss exception vector */
nkeynes@246
    50
#define EXV_INTERRUPT    0x600  /* External interrupt vector */
nkeynes@27
    51
nkeynes@23
    52
/********************** SH4 Module Definition ****************************/
nkeynes@23
    53
nkeynes@23
    54
void sh4_init( void );
nkeynes@23
    55
void sh4_reset( void );
nkeynes@30
    56
uint32_t sh4_run_slice( uint32_t );
nkeynes@23
    57
void sh4_start( void );
nkeynes@23
    58
void sh4_stop( void );
nkeynes@23
    59
void sh4_save_state( FILE *f );
nkeynes@23
    60
int sh4_load_state( FILE *f );
nkeynes@16
    61
nkeynes@15
    62
struct dreamcast_module sh4_module = { "SH4", sh4_init, sh4_reset, 
nkeynes@23
    63
				       NULL, sh4_run_slice, sh4_stop,
nkeynes@23
    64
				       sh4_save_state, sh4_load_state };
nkeynes@15
    65
nkeynes@1
    66
struct sh4_registers sh4r;
nkeynes@1
    67
nkeynes@1
    68
void sh4_init(void)
nkeynes@1
    69
{
nkeynes@1
    70
    register_io_regions( mmio_list_sh4mmio );
nkeynes@10
    71
    mmu_init();
nkeynes@27
    72
    sh4_reset();
nkeynes@1
    73
}
nkeynes@1
    74
nkeynes@1
    75
void sh4_reset(void)
nkeynes@1
    76
{
nkeynes@19
    77
    /* zero everything out, for the sake of having a consistent state. */
nkeynes@19
    78
    memset( &sh4r, 0, sizeof(sh4r) );
nkeynes@27
    79
nkeynes@27
    80
    /* Resume running if we were halted */
nkeynes@27
    81
    sh4r.sh4_state = SH4_STATE_RUNNING;
nkeynes@27
    82
nkeynes@1
    83
    sh4r.pc    = 0xA0000000;
nkeynes@1
    84
    sh4r.new_pc= 0xA0000002;
nkeynes@1
    85
    sh4r.vbr   = 0x00000000;
nkeynes@1
    86
    sh4r.fpscr = 0x00040001;
nkeynes@1
    87
    sh4r.sr    = 0x700000F0;
nkeynes@27
    88
nkeynes@27
    89
    /* Mem reset will do this, but if we want to reset _just_ the SH4... */
nkeynes@27
    90
    MMIO_WRITE( MMU, EXPEVT, EXC_POWER_RESET );
nkeynes@27
    91
nkeynes@27
    92
    /* Peripheral modules */
nkeynes@157
    93
    INTC_reset();
nkeynes@157
    94
    TMU_reset();
nkeynes@32
    95
    SCIF_reset();
nkeynes@1
    96
}
nkeynes@1
    97
nkeynes@43
    98
static struct breakpoint_struct sh4_breakpoints[MAX_BREAKPOINTS];
nkeynes@43
    99
static int sh4_breakpoint_count = 0;
nkeynes@235
   100
static uint16_t *sh4_icache = NULL;
nkeynes@235
   101
static uint32_t sh4_icache_addr = 0;
nkeynes@43
   102
nkeynes@43
   103
void sh4_set_breakpoint( uint32_t pc, int type )
nkeynes@43
   104
{
nkeynes@43
   105
    sh4_breakpoints[sh4_breakpoint_count].address = pc;
nkeynes@43
   106
    sh4_breakpoints[sh4_breakpoint_count].type = type;
nkeynes@43
   107
    sh4_breakpoint_count++;
nkeynes@43
   108
}
nkeynes@43
   109
nkeynes@43
   110
gboolean sh4_clear_breakpoint( uint32_t pc, int type )
nkeynes@43
   111
{
nkeynes@43
   112
    int i;
nkeynes@43
   113
nkeynes@43
   114
    for( i=0; i<sh4_breakpoint_count; i++ ) {
nkeynes@43
   115
	if( sh4_breakpoints[i].address == pc && 
nkeynes@43
   116
	    sh4_breakpoints[i].type == type ) {
nkeynes@43
   117
	    while( ++i < sh4_breakpoint_count ) {
nkeynes@43
   118
		sh4_breakpoints[i-1].address = sh4_breakpoints[i].address;
nkeynes@43
   119
		sh4_breakpoints[i-1].type = sh4_breakpoints[i].type;
nkeynes@43
   120
	    }
nkeynes@43
   121
	    sh4_breakpoint_count--;
nkeynes@43
   122
	    return TRUE;
nkeynes@43
   123
	}
nkeynes@43
   124
    }
nkeynes@43
   125
    return FALSE;
nkeynes@43
   126
}
nkeynes@43
   127
nkeynes@43
   128
int sh4_get_breakpoint( uint32_t pc )
nkeynes@43
   129
{
nkeynes@43
   130
    int i;
nkeynes@43
   131
    for( i=0; i<sh4_breakpoint_count; i++ ) {
nkeynes@43
   132
	if( sh4_breakpoints[i].address == pc )
nkeynes@43
   133
	    return sh4_breakpoints[i].type;
nkeynes@43
   134
    }
nkeynes@43
   135
    return 0;
nkeynes@43
   136
}
nkeynes@43
   137
nkeynes@30
   138
uint32_t sh4_run_slice( uint32_t nanosecs ) 
nkeynes@1
   139
{
nkeynes@30
   140
    int target = sh4r.icount + nanosecs / sh4_cpu_period;
nkeynes@27
   141
    int start = sh4r.icount;
nkeynes@23
   142
    int i;
nkeynes@23
   143
nkeynes@27
   144
    if( sh4r.sh4_state != SH4_STATE_RUNNING ) {
nkeynes@27
   145
	if( sh4r.int_pending != 0 )
nkeynes@27
   146
	    sh4r.sh4_state = SH4_STATE_RUNNING;;
nkeynes@23
   147
    }
nkeynes@27
   148
nkeynes@235
   149
    if( sh4_breakpoint_count == 0 ) {
nkeynes@235
   150
	for( sh4r.slice_cycle = 0; sh4r.slice_cycle < nanosecs; sh4r.slice_cycle += sh4_cpu_period ) {
nkeynes@235
   151
	    if( !sh4_execute_instruction() ) {
nkeynes@43
   152
		break;
nkeynes@43
   153
	    }
nkeynes@43
   154
	}
nkeynes@235
   155
    } else {
nkeynes@235
   156
nkeynes@235
   157
	for( sh4r.slice_cycle = 0; sh4r.slice_cycle < nanosecs; sh4r.slice_cycle += sh4_cpu_period ) {
nkeynes@235
   158
	    if( !sh4_execute_instruction() )
nkeynes@235
   159
		break;
nkeynes@235
   160
#ifdef ENABLE_DEBUG_MODE
nkeynes@235
   161
	    for( i=0; i<sh4_breakpoint_count; i++ ) {
nkeynes@235
   162
		if( sh4_breakpoints[i].address == sh4r.pc ) {
nkeynes@235
   163
		    break;
nkeynes@235
   164
		}
nkeynes@235
   165
	    }
nkeynes@235
   166
	    if( i != sh4_breakpoint_count ) {
nkeynes@235
   167
		dreamcast_stop();
nkeynes@235
   168
		if( sh4_breakpoints[i].type == BREAK_ONESHOT )
nkeynes@235
   169
		    sh4_clear_breakpoint( sh4r.pc, BREAK_ONESHOT );
nkeynes@235
   170
		break;
nkeynes@235
   171
	    }
nkeynes@235
   172
#endif	
nkeynes@43
   173
	}
nkeynes@27
   174
    }
nkeynes@30
   175
nkeynes@30
   176
    /* If we aborted early, but the cpu is still technically running,
nkeynes@30
   177
     * we're doing a hard abort - cut the timeslice back to what we
nkeynes@30
   178
     * actually executed
nkeynes@30
   179
     */
nkeynes@53
   180
    if( sh4r.slice_cycle != nanosecs && sh4r.sh4_state == SH4_STATE_RUNNING ) {
nkeynes@53
   181
	nanosecs = sh4r.slice_cycle;
nkeynes@27
   182
    }
nkeynes@27
   183
    if( sh4r.sh4_state != SH4_STATE_STANDBY ) {
nkeynes@30
   184
	TMU_run_slice( nanosecs );
nkeynes@30
   185
	SCIF_run_slice( nanosecs );
nkeynes@27
   186
    }
nkeynes@53
   187
    sh4r.icount += sh4r.slice_cycle / sh4_cpu_period;
nkeynes@30
   188
    return nanosecs;
nkeynes@1
   189
}
nkeynes@1
   190
nkeynes@1
   191
void sh4_stop(void)
nkeynes@1
   192
{
nkeynes@27
   193
nkeynes@1
   194
}
nkeynes@1
   195
nkeynes@23
   196
void sh4_save_state( FILE *f )
nkeynes@16
   197
{
nkeynes@16
   198
    fwrite( &sh4r, sizeof(sh4r), 1, f );
nkeynes@157
   199
    INTC_save_state( f );
nkeynes@53
   200
    TMU_save_state( f );
nkeynes@23
   201
    SCIF_save_state( f );
nkeynes@16
   202
}
nkeynes@16
   203
nkeynes@23
   204
int sh4_load_state( FILE * f )
nkeynes@16
   205
{
nkeynes@18
   206
    fread( &sh4r, sizeof(sh4r), 1, f );
nkeynes@157
   207
    INTC_load_state( f );
nkeynes@53
   208
    TMU_load_state( f );
nkeynes@23
   209
    return SCIF_load_state( f );
nkeynes@16
   210
}
nkeynes@16
   211
nkeynes@23
   212
/********************** SH4 emulation core  ****************************/
nkeynes@23
   213
nkeynes@23
   214
void sh4_set_pc( int pc )
nkeynes@23
   215
{
nkeynes@23
   216
    sh4r.pc = pc;
nkeynes@23
   217
    sh4r.new_pc = pc+2;
nkeynes@23
   218
}
nkeynes@23
   219
nkeynes@246
   220
#define UNDEF(ir) return sh4_raise_slot_exception(EXC_ILLEGAL, EXC_SLOT_ILLEGAL)
nkeynes@27
   221
#define UNIMP(ir) do{ ERROR( "Halted on unimplemented instruction at %08x, opcode = %04x", sh4r.pc, ir ); dreamcast_stop(); return FALSE; }while(0)
nkeynes@1
   222
nkeynes@157
   223
#if(SH4_CALLTRACE == 1)
nkeynes@157
   224
#define MAX_CALLSTACK 32
nkeynes@157
   225
static struct call_stack {
nkeynes@157
   226
    sh4addr_t call_addr;
nkeynes@157
   227
    sh4addr_t target_addr;
nkeynes@157
   228
    sh4addr_t stack_pointer;
nkeynes@157
   229
} call_stack[MAX_CALLSTACK];
nkeynes@157
   230
nkeynes@157
   231
static int call_stack_depth = 0;
nkeynes@157
   232
int sh4_call_trace_on = 0;
nkeynes@157
   233
nkeynes@157
   234
static inline trace_call( sh4addr_t source, sh4addr_t dest ) 
nkeynes@157
   235
{
nkeynes@157
   236
    if( call_stack_depth < MAX_CALLSTACK ) {
nkeynes@157
   237
	call_stack[call_stack_depth].call_addr = source;
nkeynes@157
   238
	call_stack[call_stack_depth].target_addr = dest;
nkeynes@157
   239
	call_stack[call_stack_depth].stack_pointer = sh4r.r[15];
nkeynes@157
   240
    }
nkeynes@157
   241
    call_stack_depth++;
nkeynes@157
   242
}
nkeynes@157
   243
nkeynes@157
   244
static inline trace_return( sh4addr_t source, sh4addr_t dest )
nkeynes@157
   245
{
nkeynes@157
   246
    if( call_stack_depth > 0 ) {
nkeynes@157
   247
	call_stack_depth--;
nkeynes@157
   248
    }
nkeynes@157
   249
}
nkeynes@157
   250
nkeynes@157
   251
void fprint_stack_trace( FILE *f )
nkeynes@157
   252
{
nkeynes@157
   253
    int i = call_stack_depth -1;
nkeynes@157
   254
    if( i >= MAX_CALLSTACK )
nkeynes@157
   255
	i = MAX_CALLSTACK - 1;
nkeynes@157
   256
    for( ; i >= 0; i-- ) {
nkeynes@157
   257
	fprintf( f, "%d. Call from %08X => %08X, SP=%08X\n", 
nkeynes@157
   258
		 (call_stack_depth - i), call_stack[i].call_addr,
nkeynes@157
   259
		 call_stack[i].target_addr, call_stack[i].stack_pointer );
nkeynes@157
   260
    }
nkeynes@157
   261
}
nkeynes@157
   262
nkeynes@157
   263
#define TRACE_CALL( source, dest ) trace_call(source, dest)
nkeynes@157
   264
#define TRACE_RETURN( source, dest ) trace_return(source, dest)
nkeynes@157
   265
#else
nkeynes@157
   266
#define TRACE_CALL( dest, rts ) 
nkeynes@157
   267
#define TRACE_RETURN( source, dest )
nkeynes@157
   268
#endif
nkeynes@157
   269
nkeynes@246
   270
#define RAISE( x, v ) do{			\
nkeynes@1
   271
    if( sh4r.vbr == 0 ) { \
nkeynes@1
   272
        ERROR( "%08X: VBR not initialized while raising exception %03X, halting", sh4r.pc, x ); \
nkeynes@104
   273
        dreamcast_stop(); return FALSE;	\
nkeynes@1
   274
    } else { \
nkeynes@246
   275
        sh4r.spc = sh4r.pc;	\
nkeynes@1
   276
        sh4r.ssr = sh4_read_sr(); \
nkeynes@1
   277
        sh4r.sgr = sh4r.r[15]; \
nkeynes@1
   278
        MMIO_WRITE(MMU,EXPEVT,x); \
nkeynes@1
   279
        sh4r.pc = sh4r.vbr + v; \
nkeynes@1
   280
        sh4r.new_pc = sh4r.pc + 2; \
nkeynes@1
   281
        sh4_load_sr( sh4r.ssr |SR_MD|SR_BL|SR_RB ); \
nkeynes@246
   282
	if( sh4r.in_delay_slot ) { \
nkeynes@246
   283
	    sh4r.in_delay_slot = 0; \
nkeynes@246
   284
	    sh4r.spc -= 2; \
nkeynes@246
   285
	} \
nkeynes@1
   286
    } \
nkeynes@27
   287
    return TRUE; } while(0)
nkeynes@229
   288
nkeynes@10
   289
#define MEM_READ_BYTE( addr ) sh4_read_byte(addr)
nkeynes@10
   290
#define MEM_READ_WORD( addr ) sh4_read_word(addr)
nkeynes@10
   291
#define MEM_READ_LONG( addr ) sh4_read_long(addr)
nkeynes@10
   292
#define MEM_WRITE_BYTE( addr, val ) sh4_write_byte(addr, val)
nkeynes@10
   293
#define MEM_WRITE_WORD( addr, val ) sh4_write_word(addr, val)
nkeynes@10
   294
#define MEM_WRITE_LONG( addr, val ) sh4_write_long(addr, val)
nkeynes@1
   295
nkeynes@1
   296
#define FP_WIDTH (IS_FPU_DOUBLESIZE() ? 8 : 4)
nkeynes@1
   297
nkeynes@124
   298
#define MEM_FP_READ( addr, reg ) sh4_read_float( addr, reg );
nkeynes@124
   299
#define MEM_FP_WRITE( addr, reg ) sh4_write_float( addr, reg );
nkeynes@84
   300
nkeynes@246
   301
#define CHECKPRIV() if( !IS_SH4_PRIVMODE() ) return sh4_raise_slot_exception( EXC_ILLEGAL, EXC_SLOT_ILLEGAL )
nkeynes@246
   302
#define CHECKRALIGN16(addr) if( (addr)&0x01 ) return sh4_raise_exception( EXC_READ_ADDR_ERR )
nkeynes@246
   303
#define CHECKRALIGN32(addr) if( (addr)&0x03 ) return sh4_raise_exception( EXC_READ_ADDR_ERR )
nkeynes@246
   304
#define CHECKWALIGN16(addr) if( (addr)&0x01 ) return sh4_raise_exception( EXC_WRITE_ADDR_ERR )
nkeynes@246
   305
#define CHECKWALIGN32(addr) if( (addr)&0x03 ) return sh4_raise_exception( EXC_WRITE_ADDR_ERR )
nkeynes@208
   306
nkeynes@246
   307
#define CHECKFPUEN() if( !IS_FPU_ENABLED() ) return sh4_raise_slot_exception( EXC_FPDISABLE, EXC_SLOT_FPDISABLE )
nkeynes@84
   308
#define CHECKDEST(p) if( (p) == 0 ) { ERROR( "%08X: Branch/jump to NULL, CPU halted", sh4r.pc ); dreamcast_stop(); return FALSE; }
nkeynes@246
   309
#define CHECKSLOTILLEGAL() if(sh4r.in_delay_slot) return sh4_raise_exception(EXC_SLOT_ILLEGAL)
nkeynes@1
   310
nkeynes@1
   311
static void sh4_switch_banks( )
nkeynes@1
   312
{
nkeynes@1
   313
    uint32_t tmp[8];
nkeynes@1
   314
nkeynes@1
   315
    memcpy( tmp, sh4r.r, sizeof(uint32_t)*8 );
nkeynes@1
   316
    memcpy( sh4r.r, sh4r.r_bank, sizeof(uint32_t)*8 );
nkeynes@1
   317
    memcpy( sh4r.r_bank, tmp, sizeof(uint32_t)*8 );
nkeynes@1
   318
}
nkeynes@1
   319
nkeynes@1
   320
static void sh4_load_sr( uint32_t newval )
nkeynes@1
   321
{
nkeynes@1
   322
    if( (newval ^ sh4r.sr) & SR_RB )
nkeynes@1
   323
        sh4_switch_banks();
nkeynes@1
   324
    sh4r.sr = newval;
nkeynes@1
   325
    sh4r.t = (newval&SR_T) ? 1 : 0;
nkeynes@1
   326
    sh4r.s = (newval&SR_S) ? 1 : 0;
nkeynes@1
   327
    sh4r.m = (newval&SR_M) ? 1 : 0;
nkeynes@1
   328
    sh4r.q = (newval&SR_Q) ? 1 : 0;
nkeynes@1
   329
    intc_mask_changed();
nkeynes@1
   330
}
nkeynes@1
   331
nkeynes@124
   332
static void sh4_write_float( uint32_t addr, int reg )
nkeynes@124
   333
{
nkeynes@124
   334
    if( IS_FPU_DOUBLESIZE() ) {
nkeynes@124
   335
	if( reg & 1 ) {
nkeynes@124
   336
	    sh4_write_long( addr, *((uint32_t *)&XF((reg)&0x0E)) );
nkeynes@124
   337
	    sh4_write_long( addr+4, *((uint32_t *)&XF(reg)) );
nkeynes@124
   338
	} else {
nkeynes@124
   339
	    sh4_write_long( addr, *((uint32_t *)&FR(reg)) ); 
nkeynes@124
   340
	    sh4_write_long( addr+4, *((uint32_t *)&FR((reg)|0x01)) );
nkeynes@124
   341
	}
nkeynes@124
   342
    } else {
nkeynes@124
   343
	sh4_write_long( addr, *((uint32_t *)&FR((reg))) );
nkeynes@124
   344
    }
nkeynes@124
   345
}
nkeynes@124
   346
nkeynes@124
   347
static void sh4_read_float( uint32_t addr, int reg )
nkeynes@124
   348
{
nkeynes@124
   349
    if( IS_FPU_DOUBLESIZE() ) {
nkeynes@124
   350
	if( reg & 1 ) {
nkeynes@124
   351
	    *((uint32_t *)&XF((reg) & 0x0E)) = sh4_read_long(addr);
nkeynes@124
   352
	    *((uint32_t *)&XF(reg)) = sh4_read_long(addr+4);
nkeynes@124
   353
	} else {
nkeynes@124
   354
	    *((uint32_t *)&FR(reg)) = sh4_read_long(addr);
nkeynes@124
   355
	    *((uint32_t *)&FR((reg) | 0x01)) = sh4_read_long(addr+4);
nkeynes@124
   356
	}
nkeynes@124
   357
    } else {
nkeynes@124
   358
	*((uint32_t *)&FR(reg)) = sh4_read_long(addr);
nkeynes@124
   359
    }
nkeynes@124
   360
}
nkeynes@124
   361
nkeynes@1
   362
static uint32_t sh4_read_sr( void )
nkeynes@1
   363
{
nkeynes@1
   364
    /* synchronize sh4r.sr with the various bitflags */
nkeynes@1
   365
    sh4r.sr &= SR_MQSTMASK;
nkeynes@1
   366
    if( sh4r.t ) sh4r.sr |= SR_T;
nkeynes@1
   367
    if( sh4r.s ) sh4r.sr |= SR_S;
nkeynes@1
   368
    if( sh4r.m ) sh4r.sr |= SR_M;
nkeynes@1
   369
    if( sh4r.q ) sh4r.sr |= SR_Q;
nkeynes@1
   370
    return sh4r.sr;
nkeynes@1
   371
}
nkeynes@246
   372
nkeynes@246
   373
/**
nkeynes@246
   374
 * Raise a general CPU exception for the specified exception code.
nkeynes@246
   375
 * (NOT for TRAPA or TLB exceptions)
nkeynes@246
   376
 */
nkeynes@246
   377
gboolean sh4_raise_exception( int code )
nkeynes@1
   378
{
nkeynes@246
   379
    RAISE( code, EXV_EXCEPTION );
nkeynes@246
   380
}
nkeynes@246
   381
nkeynes@246
   382
gboolean sh4_raise_slot_exception( int normal_code, int slot_code ) {
nkeynes@246
   383
    if( sh4r.in_delay_slot ) {
nkeynes@246
   384
	return sh4_raise_exception(slot_code);
nkeynes@246
   385
    } else {
nkeynes@246
   386
	return sh4_raise_exception(normal_code);
nkeynes@246
   387
    }
nkeynes@246
   388
}
nkeynes@246
   389
nkeynes@246
   390
gboolean sh4_raise_tlb_exception( int code )
nkeynes@246
   391
{
nkeynes@246
   392
    RAISE( code, EXV_TLBMISS );
nkeynes@1
   393
}
nkeynes@1
   394
nkeynes@1
   395
static void sh4_accept_interrupt( void )
nkeynes@1
   396
{
nkeynes@1
   397
    uint32_t code = intc_accept_interrupt();
nkeynes@1
   398
    sh4r.ssr = sh4_read_sr();
nkeynes@1
   399
    sh4r.spc = sh4r.pc;
nkeynes@1
   400
    sh4r.sgr = sh4r.r[15];
nkeynes@1
   401
    sh4_load_sr( sh4r.ssr|SR_BL|SR_MD|SR_RB );
nkeynes@1
   402
    MMIO_WRITE( MMU, INTEVT, code );
nkeynes@1
   403
    sh4r.pc = sh4r.vbr + 0x600;
nkeynes@1
   404
    sh4r.new_pc = sh4r.pc + 2;
nkeynes@92
   405
    //    WARN( "Accepting interrupt %03X, from %08X => %08X", code, sh4r.spc, sh4r.pc );
nkeynes@1
   406
}
nkeynes@1
   407
nkeynes@27
   408
gboolean sh4_execute_instruction( void )
nkeynes@1
   409
{
nkeynes@84
   410
    uint32_t pc;
nkeynes@2
   411
    unsigned short ir;
nkeynes@1
   412
    uint32_t tmp;
nkeynes@1
   413
    uint64_t tmpl;
nkeynes@123
   414
    float ftmp;
nkeynes@123
   415
    double dtmp;
nkeynes@1
   416
    
nkeynes@1
   417
#define R0 sh4r.r[0]
nkeynes@84
   418
#define FR0 FR(0)
nkeynes@84
   419
#define DR0 DR(0)
nkeynes@1
   420
#define RN(ir) sh4r.r[(ir&0x0F00)>>8]
nkeynes@1
   421
#define RN_BANK(ir) sh4r.r_bank[(ir&0x0070)>>4]
nkeynes@1
   422
#define RM(ir) sh4r.r[(ir&0x00F0)>>4]
nkeynes@1
   423
#define DISP4(ir) (ir&0x000F) /* 4-bit displacements are *NOT* sign-extended */
nkeynes@1
   424
#define DISP8(ir) (ir&0x00FF)
nkeynes@1
   425
#define PCDISP8(ir) SIGNEXT8(ir&0x00FF)
nkeynes@1
   426
#define IMM8(ir) SIGNEXT8(ir&0x00FF)
nkeynes@1
   427
#define UIMM8(ir) (ir&0x00FF) /* Unsigned immmediate */
nkeynes@1
   428
#define DISP12(ir) SIGNEXT12(ir&0x0FFF)
nkeynes@84
   429
#define FRNn(ir) ((ir&0x0F00)>>8)
nkeynes@84
   430
#define FRMn(ir) ((ir&0x00F0)>>4)
nkeynes@84
   431
#define DRNn(ir) ((ir&0x0E00)>>9)
nkeynes@84
   432
#define DRMn(ir) ((ir&0x00E0)>>5)
nkeynes@2
   433
#define FVN(ir) ((ir&0x0C00)>>8)
nkeynes@2
   434
#define FVM(ir) ((ir&0x0300)>>6)
nkeynes@84
   435
#define FRN(ir) FR(FRNn(ir))
nkeynes@84
   436
#define FRM(ir) FR(FRMn(ir))
nkeynes@84
   437
#define FRNi(ir) (*((uint32_t *)&FR(FRNn(ir))))
nkeynes@84
   438
#define FRMi(ir) (*((uint32_t *)&FR(FRMn(ir))))
nkeynes@95
   439
#define DRN(ir) DRb(DRNn(ir), ir&0x0100)
nkeynes@95
   440
#define DRM(ir) DRb(DRMn(ir),ir&0x0010)
nkeynes@84
   441
#define DRNi(ir) (*((uint64_t *)&DR(FRNn(ir))))
nkeynes@84
   442
#define DRMi(ir) (*((uint64_t *)&DR(FRMn(ir))))
nkeynes@1
   443
#define FPULf   *((float *)&sh4r.fpul)
nkeynes@1
   444
#define FPULi    (sh4r.fpul)
nkeynes@1
   445
nkeynes@2
   446
    if( SH4_INT_PENDING() ) 
nkeynes@2
   447
        sh4_accept_interrupt();
nkeynes@1
   448
                 
nkeynes@2
   449
    pc = sh4r.pc;
nkeynes@84
   450
    if( pc > 0xFFFFFF00 ) {
nkeynes@84
   451
	/* SYSCALL Magic */
nkeynes@102
   452
	syscall_invoke( pc );
nkeynes@104
   453
	sh4r.in_delay_slot = 0;
nkeynes@84
   454
	pc = sh4r.pc = sh4r.pr;
nkeynes@84
   455
	sh4r.new_pc = sh4r.pc + 2;
nkeynes@84
   456
    }
nkeynes@208
   457
    CHECKRALIGN16(pc);
nkeynes@235
   458
nkeynes@235
   459
    /* Read instruction */
nkeynes@235
   460
    uint32_t pageaddr = pc >> 12;
nkeynes@235
   461
    if( sh4_icache != NULL && pageaddr == sh4_icache_addr ) {
nkeynes@235
   462
	ir = sh4_icache[(pc&0xFFF)>>1];
nkeynes@235
   463
    } else {
nkeynes@235
   464
	sh4_icache = (uint16_t *)mem_get_page(pc);
nkeynes@235
   465
	if( ((uint32_t)sh4_icache) < MAX_IO_REGIONS ) {
nkeynes@235
   466
	    /* If someone's actually been so daft as to try to execute out of an IO
nkeynes@235
   467
	     * region, fallback on the full-blown memory read
nkeynes@235
   468
	     */
nkeynes@235
   469
	    sh4_icache = NULL;
nkeynes@235
   470
	    ir = MEM_READ_WORD(pc);
nkeynes@235
   471
	} else {
nkeynes@235
   472
	    sh4_icache_addr = pageaddr;
nkeynes@235
   473
	    ir = sh4_icache[(pc&0xFFF)>>1];
nkeynes@235
   474
	}
nkeynes@235
   475
    }
nkeynes@1
   476
    sh4r.icount++;
nkeynes@1
   477
    
nkeynes@1
   478
    switch( (ir&0xF000)>>12 ) {
nkeynes@1
   479
        case 0: /* 0000nnnnmmmmxxxx */
nkeynes@1
   480
            switch( ir&0x000F ) {
nkeynes@1
   481
                case 2:
nkeynes@1
   482
                    switch( (ir&0x00F0)>>4 ) {
nkeynes@1
   483
                        case 0: /* STC     SR, Rn */
nkeynes@1
   484
                            CHECKPRIV();
nkeynes@1
   485
                            RN(ir) = sh4_read_sr();
nkeynes@1
   486
                            break;
nkeynes@1
   487
                        case 1: /* STC     GBR, Rn */
nkeynes@1
   488
                            RN(ir) = sh4r.gbr;
nkeynes@1
   489
                            break;
nkeynes@1
   490
                        case 2: /* STC     VBR, Rn */
nkeynes@1
   491
                            CHECKPRIV();
nkeynes@1
   492
                            RN(ir) = sh4r.vbr;
nkeynes@1
   493
                            break;
nkeynes@1
   494
                        case 3: /* STC     SSR, Rn */
nkeynes@1
   495
                            CHECKPRIV();
nkeynes@1
   496
                            RN(ir) = sh4r.ssr;
nkeynes@1
   497
                            break;
nkeynes@1
   498
                        case 4: /* STC     SPC, Rn */
nkeynes@1
   499
                            CHECKPRIV();
nkeynes@1
   500
                            RN(ir) = sh4r.spc;
nkeynes@1
   501
                            break;
nkeynes@1
   502
                        case 8: case 9: case 10: case 11: case 12: case 13:
nkeynes@1
   503
                        case 14: case 15:/* STC     Rm_bank, Rn */
nkeynes@1
   504
                            CHECKPRIV();
nkeynes@1
   505
                            RN(ir) = RN_BANK(ir);
nkeynes@1
   506
                            break;
nkeynes@1
   507
                        default: UNDEF(ir);
nkeynes@1
   508
                    }
nkeynes@1
   509
                    break;
nkeynes@1
   510
                case 3:
nkeynes@1
   511
                    switch( (ir&0x00F0)>>4 ) {
nkeynes@1
   512
                        case 0: /* BSRF    Rn */
nkeynes@232
   513
                            CHECKSLOTILLEGAL();
nkeynes@1
   514
                            CHECKDEST( pc + 4 + RN(ir) );
nkeynes@2
   515
                            sh4r.in_delay_slot = 1;
nkeynes@1
   516
                            sh4r.pr = sh4r.pc + 4;
nkeynes@1
   517
                            sh4r.pc = sh4r.new_pc;
nkeynes@1
   518
                            sh4r.new_pc = pc + 4 + RN(ir);
nkeynes@157
   519
			    TRACE_CALL( pc, sh4r.new_pc );
nkeynes@27
   520
                            return TRUE;
nkeynes@1
   521
                        case 2: /* BRAF    Rn */
nkeynes@232
   522
                            CHECKSLOTILLEGAL();
nkeynes@1
   523
                            CHECKDEST( pc + 4 + RN(ir) );
nkeynes@2
   524
                            sh4r.in_delay_slot = 1;
nkeynes@1
   525
                            sh4r.pc = sh4r.new_pc;
nkeynes@1
   526
                            sh4r.new_pc = pc + 4 + RN(ir);
nkeynes@27
   527
                            return TRUE;
nkeynes@1
   528
                        case 8: /* PREF    [Rn] */
nkeynes@2
   529
                            tmp = RN(ir);
nkeynes@2
   530
                            if( (tmp & 0xFC000000) == 0xE0000000 ) {
nkeynes@2
   531
                                /* Store queue operation */
nkeynes@2
   532
                                int queue = (tmp&0x20)>>2;
nkeynes@2
   533
                                int32_t *src = &sh4r.store_queue[queue];
nkeynes@2
   534
                                uint32_t hi = (MMIO_READ( MMU, (queue == 0 ? QACR0 : QACR1) ) & 0x1C) << 24;
nkeynes@2
   535
                                uint32_t target = tmp&0x03FFFFE0 | hi;
nkeynes@2
   536
                                mem_copy_to_sh4( target, src, 32 );
nkeynes@2
   537
                            }
nkeynes@2
   538
                            break;
nkeynes@1
   539
                        case 9: /* OCBI    [Rn] */
nkeynes@1
   540
                        case 10:/* OCBP    [Rn] */
nkeynes@1
   541
                        case 11:/* OCBWB   [Rn] */
nkeynes@1
   542
                            /* anything? */
nkeynes@1
   543
                            break;
nkeynes@1
   544
                        case 12:/* MOVCA.L R0, [Rn] */
nkeynes@164
   545
			    tmp = RN(ir);
nkeynes@208
   546
			    CHECKWALIGN32(tmp);
nkeynes@164
   547
			    MEM_WRITE_LONG( tmp, R0 );
nkeynes@164
   548
			    break;
nkeynes@1
   549
                        default: UNDEF(ir);
nkeynes@1
   550
                    }
nkeynes@1
   551
                    break;
nkeynes@1
   552
                case 4: /* MOV.B   Rm, [R0 + Rn] */
nkeynes@1
   553
                    MEM_WRITE_BYTE( R0 + RN(ir), RM(ir) );
nkeynes@1
   554
                    break;
nkeynes@1
   555
                case 5: /* MOV.W   Rm, [R0 + Rn] */
nkeynes@208
   556
		    CHECKWALIGN16( R0 + RN(ir) );
nkeynes@1
   557
                    MEM_WRITE_WORD( R0 + RN(ir), RM(ir) );
nkeynes@1
   558
                    break;
nkeynes@1
   559
                case 6: /* MOV.L   Rm, [R0 + Rn] */
nkeynes@208
   560
		    CHECKWALIGN32( R0 + RN(ir) );
nkeynes@1
   561
                    MEM_WRITE_LONG( R0 + RN(ir), RM(ir) );
nkeynes@1
   562
                    break;
nkeynes@1
   563
                case 7: /* MUL.L   Rm, Rn */
nkeynes@2
   564
                    sh4r.mac = (sh4r.mac&0xFFFFFFFF00000000LL) |
nkeynes@1
   565
                        (RM(ir) * RN(ir));
nkeynes@1
   566
                    break;
nkeynes@1
   567
                case 8: 
nkeynes@1
   568
                    switch( (ir&0x0FF0)>>4 ) {
nkeynes@1
   569
                        case 0: /* CLRT    */
nkeynes@1
   570
                            sh4r.t = 0;
nkeynes@1
   571
                            break;
nkeynes@1
   572
                        case 1: /* SETT    */
nkeynes@1
   573
                            sh4r.t = 1;
nkeynes@1
   574
                            break;
nkeynes@1
   575
                        case 2: /* CLRMAC  */
nkeynes@1
   576
                            sh4r.mac = 0;
nkeynes@1
   577
                            break;
nkeynes@1
   578
                        case 3: /* LDTLB   */
nkeynes@1
   579
                            break;
nkeynes@1
   580
                        case 4: /* CLRS    */
nkeynes@1
   581
                            sh4r.s = 0;
nkeynes@1
   582
                            break;
nkeynes@1
   583
                        case 5: /* SETS    */
nkeynes@1
   584
                            sh4r.s = 1;
nkeynes@1
   585
                            break;
nkeynes@1
   586
                        default: UNDEF(ir);
nkeynes@1
   587
                    }
nkeynes@1
   588
                    break;
nkeynes@1
   589
                case 9: 
nkeynes@1
   590
                    if( (ir&0x00F0) == 0x20 ) /* MOVT    Rn */
nkeynes@1
   591
                        RN(ir) = sh4r.t;
nkeynes@1
   592
                    else if( ir == 0x0019 ) /* DIV0U   */
nkeynes@1
   593
                        sh4r.m = sh4r.q = sh4r.t = 0;
nkeynes@1
   594
                    else if( ir == 0x0009 )
nkeynes@1
   595
                        /* NOP     */;
nkeynes@1
   596
                    else UNDEF(ir);
nkeynes@1
   597
                    break;
nkeynes@1
   598
                case 10:
nkeynes@1
   599
                    switch( (ir&0x00F0) >> 4 ) {
nkeynes@1
   600
                        case 0: /* STS     MACH, Rn */
nkeynes@1
   601
                            RN(ir) = sh4r.mac >> 32;
nkeynes@1
   602
                            break;
nkeynes@1
   603
                        case 1: /* STS     MACL, Rn */
nkeynes@1
   604
                            RN(ir) = (uint32_t)sh4r.mac;
nkeynes@1
   605
                            break;
nkeynes@1
   606
                        case 2: /* STS     PR, Rn */
nkeynes@1
   607
                            RN(ir) = sh4r.pr;
nkeynes@1
   608
                            break;
nkeynes@1
   609
                        case 3: /* STC     SGR, Rn */
nkeynes@1
   610
                            CHECKPRIV();
nkeynes@1
   611
                            RN(ir) = sh4r.sgr;
nkeynes@1
   612
                            break;
nkeynes@1
   613
                        case 5:/* STS      FPUL, Rn */
nkeynes@1
   614
                            RN(ir) = sh4r.fpul;
nkeynes@1
   615
                            break;
nkeynes@1
   616
                        case 6: /* STS     FPSCR, Rn */
nkeynes@1
   617
                            RN(ir) = sh4r.fpscr;
nkeynes@1
   618
                            break;
nkeynes@1
   619
                        case 15:/* STC     DBR, Rn */
nkeynes@1
   620
                            CHECKPRIV();
nkeynes@1
   621
                            RN(ir) = sh4r.dbr;
nkeynes@1
   622
                            break;
nkeynes@1
   623
                        default: UNDEF(ir);
nkeynes@1
   624
                    }
nkeynes@1
   625
                    break;
nkeynes@1
   626
                case 11:
nkeynes@1
   627
                    switch( (ir&0x0FF0)>>4 ) {
nkeynes@1
   628
                        case 0: /* RTS     */
nkeynes@232
   629
                            CHECKSLOTILLEGAL();
nkeynes@1
   630
                            CHECKDEST( sh4r.pr );
nkeynes@2
   631
                            sh4r.in_delay_slot = 1;
nkeynes@1
   632
                            sh4r.pc = sh4r.new_pc;
nkeynes@1
   633
                            sh4r.new_pc = sh4r.pr;
nkeynes@157
   634
                            TRACE_RETURN( pc, sh4r.new_pc );
nkeynes@27
   635
                            return TRUE;
nkeynes@1
   636
                        case 1: /* SLEEP   */
nkeynes@27
   637
			    if( MMIO_READ( CPG, STBCR ) & 0x80 ) {
nkeynes@27
   638
				sh4r.sh4_state = SH4_STATE_STANDBY;
nkeynes@27
   639
			    } else {
nkeynes@27
   640
				sh4r.sh4_state = SH4_STATE_SLEEP;
nkeynes@27
   641
			    }
nkeynes@27
   642
			    return FALSE; /* Halt CPU */
nkeynes@1
   643
                        case 2: /* RTE     */
nkeynes@1
   644
                            CHECKPRIV();
nkeynes@1
   645
                            CHECKDEST( sh4r.spc );
nkeynes@2
   646
                            CHECKSLOTILLEGAL();
nkeynes@2
   647
                            sh4r.in_delay_slot = 1;
nkeynes@1
   648
                            sh4r.pc = sh4r.new_pc;
nkeynes@1
   649
                            sh4r.new_pc = sh4r.spc;
nkeynes@1
   650
                            sh4_load_sr( sh4r.ssr );
nkeynes@27
   651
                            return TRUE;
nkeynes@1
   652
                        default:UNDEF(ir);
nkeynes@1
   653
                    }
nkeynes@1
   654
                    break;
nkeynes@1
   655
                case 12:/* MOV.B   [R0+R%d], R%d */
nkeynes@1
   656
                    RN(ir) = MEM_READ_BYTE( R0 + RM(ir) );
nkeynes@1
   657
                    break;
nkeynes@1
   658
                case 13:/* MOV.W   [R0+R%d], R%d */
nkeynes@208
   659
		    CHECKRALIGN16( R0 + RM(ir) );
nkeynes@1
   660
                    RN(ir) = MEM_READ_WORD( R0 + RM(ir) );
nkeynes@1
   661
                    break;
nkeynes@1
   662
                case 14:/* MOV.L   [R0+R%d], R%d */
nkeynes@208
   663
		    CHECKRALIGN32( R0 + RM(ir) );
nkeynes@1
   664
                    RN(ir) = MEM_READ_LONG( R0 + RM(ir) );
nkeynes@1
   665
                    break;
nkeynes@1
   666
                case 15:/* MAC.L   [Rm++], [Rn++] */
nkeynes@208
   667
		    CHECKRALIGN32( RM(ir) );
nkeynes@208
   668
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
   669
                    tmpl = ( SIGNEXT32(MEM_READ_LONG(RM(ir))) *
nkeynes@1
   670
                                  SIGNEXT32(MEM_READ_LONG(RN(ir))) );
nkeynes@1
   671
                    if( sh4r.s ) {
nkeynes@1
   672
                        /* 48-bit Saturation. Yuch */
nkeynes@1
   673
                        tmpl += SIGNEXT48(sh4r.mac);
nkeynes@2
   674
                        if( tmpl < 0xFFFF800000000000LL )
nkeynes@2
   675
                            tmpl = 0xFFFF800000000000LL;
nkeynes@2
   676
                        else if( tmpl > 0x00007FFFFFFFFFFFLL )
nkeynes@2
   677
                            tmpl = 0x00007FFFFFFFFFFFLL;
nkeynes@2
   678
                        sh4r.mac = (sh4r.mac&0xFFFF000000000000LL) |
nkeynes@2
   679
                            (tmpl&0x0000FFFFFFFFFFFFLL);
nkeynes@1
   680
                    } else sh4r.mac = tmpl;
nkeynes@1
   681
                    
nkeynes@1
   682
                    RM(ir) += 4;
nkeynes@1
   683
                    RN(ir) += 4;
nkeynes@1
   684
                    
nkeynes@1
   685
                    break;
nkeynes@1
   686
                default: UNDEF(ir);
nkeynes@1
   687
            }
nkeynes@1
   688
            break;
nkeynes@1
   689
        case 1: /* 0001nnnnmmmmdddd */
nkeynes@1
   690
            /* MOV.L   Rm, [Rn + disp4*4] */
nkeynes@208
   691
	    tmp = RN(ir) + (DISP4(ir)<<2);
nkeynes@208
   692
	    CHECKWALIGN32( tmp );
nkeynes@208
   693
            MEM_WRITE_LONG( tmp, RM(ir) );
nkeynes@1
   694
            break;
nkeynes@1
   695
        case 2: /* 0010nnnnmmmmxxxx */
nkeynes@1
   696
            switch( ir&0x000F ) {
nkeynes@1
   697
                case 0: /* MOV.B   Rm, [Rn] */
nkeynes@1
   698
                    MEM_WRITE_BYTE( RN(ir), RM(ir) );
nkeynes@1
   699
                    break;
nkeynes@1
   700
                case 1: /* MOV.W   Rm, [Rn] */
nkeynes@208
   701
               	    CHECKWALIGN16( RN(ir) );
nkeynes@208
   702
		    MEM_WRITE_WORD( RN(ir), RM(ir) );
nkeynes@1
   703
                    break;
nkeynes@1
   704
                case 2: /* MOV.L   Rm, [Rn] */
nkeynes@208
   705
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   706
                    MEM_WRITE_LONG( RN(ir), RM(ir) );
nkeynes@1
   707
                    break;
nkeynes@1
   708
                case 3: UNDEF(ir);
nkeynes@1
   709
                    break;
nkeynes@1
   710
                case 4: /* MOV.B   Rm, [--Rn] */
nkeynes@1
   711
                    RN(ir) --;
nkeynes@1
   712
                    MEM_WRITE_BYTE( RN(ir), RM(ir) );
nkeynes@1
   713
                    break;
nkeynes@1
   714
                case 5: /* MOV.W   Rm, [--Rn] */
nkeynes@1
   715
                    RN(ir) -= 2;
nkeynes@208
   716
		    CHECKWALIGN16( RN(ir) );
nkeynes@1
   717
                    MEM_WRITE_WORD( RN(ir), RM(ir) );
nkeynes@1
   718
                    break;
nkeynes@1
   719
                case 6: /* MOV.L   Rm, [--Rn] */
nkeynes@1
   720
                    RN(ir) -= 4;
nkeynes@208
   721
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   722
                    MEM_WRITE_LONG( RN(ir), RM(ir) );
nkeynes@1
   723
                    break;
nkeynes@1
   724
                case 7: /* DIV0S   Rm, Rn */
nkeynes@1
   725
                    sh4r.q = RN(ir)>>31;
nkeynes@1
   726
                    sh4r.m = RM(ir)>>31;
nkeynes@1
   727
                    sh4r.t = sh4r.q ^ sh4r.m;
nkeynes@1
   728
                    break;
nkeynes@1
   729
                case 8: /* TST     Rm, Rn */
nkeynes@1
   730
                    sh4r.t = (RN(ir)&RM(ir) ? 0 : 1);
nkeynes@1
   731
                    break;
nkeynes@1
   732
                case 9: /* AND     Rm, Rn */
nkeynes@1
   733
                    RN(ir) &= RM(ir);
nkeynes@1
   734
                    break;
nkeynes@1
   735
                case 10:/* XOR     Rm, Rn */
nkeynes@1
   736
                    RN(ir) ^= RM(ir);
nkeynes@1
   737
                    break;
nkeynes@1
   738
                case 11:/* OR      Rm, Rn */
nkeynes@1
   739
                    RN(ir) |= RM(ir);
nkeynes@1
   740
                    break;
nkeynes@1
   741
                case 12:/* CMP/STR Rm, Rn */
nkeynes@1
   742
                    /* set T = 1 if any byte in RM & RN is the same */
nkeynes@1
   743
                    tmp = RM(ir) ^ RN(ir);
nkeynes@1
   744
                    sh4r.t = ((tmp&0x000000FF)==0 || (tmp&0x0000FF00)==0 ||
nkeynes@1
   745
                              (tmp&0x00FF0000)==0 || (tmp&0xFF000000)==0)?1:0;
nkeynes@1
   746
                    break;
nkeynes@1
   747
                case 13:/* XTRCT   Rm, Rn */
nkeynes@1
   748
                    RN(ir) = (RN(ir)>>16) | (RM(ir)<<16);
nkeynes@1
   749
                    break;
nkeynes@1
   750
                case 14:/* MULU.W  Rm, Rn */
nkeynes@2
   751
                    sh4r.mac = (sh4r.mac&0xFFFFFFFF00000000LL) |
nkeynes@1
   752
                        (uint32_t)((RM(ir)&0xFFFF) * (RN(ir)&0xFFFF));
nkeynes@1
   753
                    break;
nkeynes@1
   754
                case 15:/* MULS.W  Rm, Rn */
nkeynes@2
   755
                    sh4r.mac = (sh4r.mac&0xFFFFFFFF00000000LL) |
nkeynes@1
   756
                        (uint32_t)(SIGNEXT32(RM(ir)&0xFFFF) * SIGNEXT32(RN(ir)&0xFFFF));
nkeynes@1
   757
                    break;
nkeynes@1
   758
            }
nkeynes@1
   759
            break;
nkeynes@1
   760
        case 3: /* 0011nnnnmmmmxxxx */
nkeynes@1
   761
            switch( ir&0x000F ) {
nkeynes@1
   762
                case 0: /* CMP/EQ  Rm, Rn */
nkeynes@1
   763
                    sh4r.t = ( RM(ir) == RN(ir) ? 1 : 0 );
nkeynes@1
   764
                    break;
nkeynes@1
   765
                case 2: /* CMP/HS  Rm, Rn */
nkeynes@1
   766
                    sh4r.t = ( RN(ir) >= RM(ir) ? 1 : 0 );
nkeynes@1
   767
                    break;
nkeynes@1
   768
                case 3: /* CMP/GE  Rm, Rn */
nkeynes@1
   769
                    sh4r.t = ( ((int32_t)RN(ir)) >= ((int32_t)RM(ir)) ? 1 : 0 );
nkeynes@1
   770
                    break;
nkeynes@1
   771
                case 4: { /* DIV1    Rm, Rn */
nkeynes@1
   772
                    /* This is just from the sh4p manual with some
nkeynes@1
   773
                     * simplifications (someone want to check it's correct? :)
nkeynes@1
   774
                     * Why they couldn't just provide a real DIV instruction...
nkeynes@1
   775
                     * Please oh please let the translator batch these things
nkeynes@1
   776
                     * up into a single DIV... */
nkeynes@1
   777
                    uint32_t tmp0, tmp1, tmp2, dir;
nkeynes@1
   778
nkeynes@1
   779
                    dir = sh4r.q ^ sh4r.m;
nkeynes@1
   780
                    sh4r.q = (RN(ir) >> 31);
nkeynes@1
   781
                    tmp2 = RM(ir);
nkeynes@1
   782
                    RN(ir) = (RN(ir) << 1) | sh4r.t;
nkeynes@1
   783
                    tmp0 = RN(ir);
nkeynes@1
   784
                    if( dir ) {
nkeynes@1
   785
                        RN(ir) += tmp2;
nkeynes@1
   786
                        tmp1 = (RN(ir)<tmp0 ? 1 : 0 );
nkeynes@1
   787
                    } else {
nkeynes@1
   788
                        RN(ir) -= tmp2;
nkeynes@1
   789
                        tmp1 = (RN(ir)>tmp0 ? 1 : 0 );
nkeynes@1
   790
                    }
nkeynes@1
   791
                    sh4r.q ^= sh4r.m ^ tmp1;
nkeynes@1
   792
                    sh4r.t = ( sh4r.q == sh4r.m ? 1 : 0 );
nkeynes@1
   793
                    break; }
nkeynes@1
   794
                case 5: /* DMULU.L Rm, Rn */
nkeynes@1
   795
                    sh4r.mac = ((uint64_t)RM(ir)) * ((uint64_t)RN(ir));
nkeynes@1
   796
                    break;
nkeynes@1
   797
                case 6: /* CMP/HI  Rm, Rn */
nkeynes@1
   798
                    sh4r.t = ( RN(ir) > RM(ir) ? 1 : 0 );
nkeynes@1
   799
                    break;
nkeynes@1
   800
                case 7: /* CMP/GT  Rm, Rn */
nkeynes@1
   801
                    sh4r.t = ( ((int32_t)RN(ir)) > ((int32_t)RM(ir)) ? 1 : 0 );
nkeynes@1
   802
                    break;
nkeynes@1
   803
                case 8: /* SUB     Rm, Rn */
nkeynes@1
   804
                    RN(ir) -= RM(ir);
nkeynes@1
   805
                    break;
nkeynes@1
   806
                case 10:/* SUBC    Rm, Rn */
nkeynes@1
   807
                    tmp = RN(ir);
nkeynes@1
   808
                    RN(ir) = RN(ir) - RM(ir) - sh4r.t;
nkeynes@1
   809
                    sh4r.t = (RN(ir) > tmp || (RN(ir) == tmp && sh4r.t == 1));
nkeynes@1
   810
                    break;
nkeynes@1
   811
                case 11:/* SUBV    Rm, Rn */
nkeynes@1
   812
                    UNIMP(ir);
nkeynes@1
   813
                    break;
nkeynes@1
   814
                case 12:/* ADD     Rm, Rn */
nkeynes@1
   815
                    RN(ir) += RM(ir);
nkeynes@1
   816
                    break;
nkeynes@1
   817
                case 13:/* DMULS.L Rm, Rn */
nkeynes@1
   818
                    sh4r.mac = SIGNEXT32(RM(ir)) * SIGNEXT32(RN(ir));
nkeynes@1
   819
                    break;
nkeynes@1
   820
                case 14:/* ADDC    Rm, Rn */
nkeynes@1
   821
                    tmp = RN(ir);
nkeynes@1
   822
                    RN(ir) += RM(ir) + sh4r.t;
nkeynes@1
   823
                    sh4r.t = ( RN(ir) < tmp || (RN(ir) == tmp && sh4r.t != 0) ? 1 : 0 );
nkeynes@1
   824
                    break;
nkeynes@1
   825
                case 15:/* ADDV    Rm, Rn */
nkeynes@227
   826
		    tmp = RN(ir) + RM(ir);
nkeynes@227
   827
		    sh4r.t = ( (RN(ir)>>31) == (RM(ir)>>31) && ((RN(ir)>>31) != (tmp>>31)) );
nkeynes@227
   828
		    RN(ir) = tmp;
nkeynes@1
   829
                    break;
nkeynes@1
   830
                default: UNDEF(ir);
nkeynes@1
   831
            }
nkeynes@1
   832
            break;
nkeynes@1
   833
        case 4: /* 0100nnnnxxxxxxxx */
nkeynes@1
   834
            switch( ir&0x00FF ) {
nkeynes@1
   835
                case 0x00: /* SHLL    Rn */
nkeynes@1
   836
                    sh4r.t = RN(ir) >> 31;
nkeynes@1
   837
                    RN(ir) <<= 1;
nkeynes@1
   838
                    break;
nkeynes@1
   839
                case 0x01: /* SHLR    Rn */
nkeynes@1
   840
                    sh4r.t = RN(ir) & 0x00000001;
nkeynes@1
   841
                    RN(ir) >>= 1;
nkeynes@1
   842
                    break;
nkeynes@1
   843
                case 0x02: /* STS.L   MACH, [--Rn] */
nkeynes@1
   844
                    RN(ir) -= 4;
nkeynes@208
   845
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   846
                    MEM_WRITE_LONG( RN(ir), (sh4r.mac>>32) );
nkeynes@1
   847
                    break;
nkeynes@1
   848
                case 0x03: /* STC.L   SR, [--Rn] */
nkeynes@1
   849
                    CHECKPRIV();
nkeynes@1
   850
                    RN(ir) -= 4;
nkeynes@208
   851
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   852
                    MEM_WRITE_LONG( RN(ir), sh4_read_sr() );
nkeynes@1
   853
                    break;
nkeynes@1
   854
                case 0x04: /* ROTL    Rn */
nkeynes@1
   855
                    sh4r.t = RN(ir) >> 31;
nkeynes@1
   856
                    RN(ir) <<= 1;
nkeynes@1
   857
                    RN(ir) |= sh4r.t;
nkeynes@1
   858
                    break;
nkeynes@1
   859
                case 0x05: /* ROTR    Rn */
nkeynes@1
   860
                    sh4r.t = RN(ir) & 0x00000001;
nkeynes@1
   861
                    RN(ir) >>= 1;
nkeynes@1
   862
                    RN(ir) |= (sh4r.t << 31);
nkeynes@1
   863
                    break;
nkeynes@1
   864
                case 0x06: /* LDS.L   [Rn++], MACH */
nkeynes@208
   865
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
   866
                    sh4r.mac = (sh4r.mac & 0x00000000FFFFFFFF) |
nkeynes@1
   867
                        (((uint64_t)MEM_READ_LONG(RN(ir)))<<32);
nkeynes@1
   868
                    RN(ir) += 4;
nkeynes@1
   869
                    break;
nkeynes@1
   870
                case 0x07: /* LDC.L   [Rn++], SR */
nkeynes@232
   871
		    CHECKSLOTILLEGAL();
nkeynes@1
   872
                    CHECKPRIV();
nkeynes@208
   873
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   874
                    sh4_load_sr( MEM_READ_LONG(RN(ir)) );
nkeynes@1
   875
                    RN(ir) +=4;
nkeynes@1
   876
                    break;
nkeynes@1
   877
                case 0x08: /* SHLL2   Rn */
nkeynes@1
   878
                    RN(ir) <<= 2;
nkeynes@1
   879
                    break;
nkeynes@1
   880
                case 0x09: /* SHLR2   Rn */
nkeynes@1
   881
                    RN(ir) >>= 2;
nkeynes@1
   882
                    break;
nkeynes@1
   883
                case 0x0A: /* LDS     Rn, MACH */
nkeynes@1
   884
                    sh4r.mac = (sh4r.mac & 0x00000000FFFFFFFF) |
nkeynes@1
   885
                        (((uint64_t)RN(ir))<<32);
nkeynes@1
   886
                    break;
nkeynes@1
   887
                case 0x0B: /* JSR     [Rn] */
nkeynes@1
   888
                    CHECKDEST( RN(ir) );
nkeynes@2
   889
                    CHECKSLOTILLEGAL();
nkeynes@2
   890
                    sh4r.in_delay_slot = 1;
nkeynes@1
   891
                    sh4r.pc = sh4r.new_pc;
nkeynes@1
   892
                    sh4r.new_pc = RN(ir);
nkeynes@1
   893
                    sh4r.pr = pc + 4;
nkeynes@157
   894
		    TRACE_CALL( pc, sh4r.new_pc );
nkeynes@27
   895
                    return TRUE;
nkeynes@1
   896
                case 0x0E: /* LDC     Rn, SR */
nkeynes@232
   897
		    CHECKSLOTILLEGAL();
nkeynes@1
   898
                    CHECKPRIV();
nkeynes@1
   899
                    sh4_load_sr( RN(ir) );
nkeynes@1
   900
                    break;
nkeynes@1
   901
                case 0x10: /* DT      Rn */
nkeynes@1
   902
                    RN(ir) --;
nkeynes@1
   903
                    sh4r.t = ( RN(ir) == 0 ? 1 : 0 );
nkeynes@1
   904
                    break;
nkeynes@1
   905
                case 0x11: /* CMP/PZ  Rn */
nkeynes@1
   906
                    sh4r.t = ( ((int32_t)RN(ir)) >= 0 ? 1 : 0 );
nkeynes@1
   907
                    break;
nkeynes@1
   908
                case 0x12: /* STS.L   MACL, [--Rn] */
nkeynes@1
   909
                    RN(ir) -= 4;
nkeynes@208
   910
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   911
                    MEM_WRITE_LONG( RN(ir), (uint32_t)sh4r.mac );
nkeynes@1
   912
                    break;
nkeynes@1
   913
                case 0x13: /* STC.L   GBR, [--Rn] */
nkeynes@1
   914
                    RN(ir) -= 4;
nkeynes@208
   915
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   916
                    MEM_WRITE_LONG( RN(ir), sh4r.gbr );
nkeynes@1
   917
                    break;
nkeynes@1
   918
                case 0x15: /* CMP/PL  Rn */
nkeynes@1
   919
                    sh4r.t = ( ((int32_t)RN(ir)) > 0 ? 1 : 0 );
nkeynes@1
   920
                    break;
nkeynes@1
   921
                case 0x16: /* LDS.L   [Rn++], MACL */
nkeynes@208
   922
		    CHECKRALIGN32( RN(ir) );
nkeynes@2
   923
                    sh4r.mac = (sh4r.mac & 0xFFFFFFFF00000000LL) |
nkeynes@1
   924
                        (uint64_t)((uint32_t)MEM_READ_LONG(RN(ir)));
nkeynes@1
   925
                    RN(ir) += 4;
nkeynes@1
   926
                    break;
nkeynes@1
   927
                case 0x17: /* LDC.L   [Rn++], GBR */
nkeynes@208
   928
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
   929
                    sh4r.gbr = MEM_READ_LONG(RN(ir));
nkeynes@1
   930
                    RN(ir) +=4;
nkeynes@1
   931
                    break;
nkeynes@1
   932
                case 0x18: /* SHLL8   Rn */
nkeynes@1
   933
                    RN(ir) <<= 8;
nkeynes@1
   934
                    break;
nkeynes@1
   935
                case 0x19: /* SHLR8   Rn */
nkeynes@1
   936
                    RN(ir) >>= 8;
nkeynes@1
   937
                    break;
nkeynes@1
   938
                case 0x1A: /* LDS     Rn, MACL */
nkeynes@2
   939
                    sh4r.mac = (sh4r.mac & 0xFFFFFFFF00000000LL) |
nkeynes@1
   940
                        (uint64_t)((uint32_t)(RN(ir)));
nkeynes@1
   941
                    break;
nkeynes@1
   942
                case 0x1B: /* TAS.B   [Rn] */
nkeynes@1
   943
                    tmp = MEM_READ_BYTE( RN(ir) );
nkeynes@1
   944
                    sh4r.t = ( tmp == 0 ? 1 : 0 );
nkeynes@1
   945
                    MEM_WRITE_BYTE( RN(ir), tmp | 0x80 );
nkeynes@1
   946
                    break;
nkeynes@1
   947
                case 0x1E: /* LDC     Rn, GBR */
nkeynes@1
   948
                    sh4r.gbr = RN(ir);
nkeynes@1
   949
                    break;
nkeynes@1
   950
                case 0x20: /* SHAL    Rn */
nkeynes@1
   951
                    sh4r.t = RN(ir) >> 31;
nkeynes@1
   952
                    RN(ir) <<= 1;
nkeynes@1
   953
                    break;
nkeynes@1
   954
                case 0x21: /* SHAR    Rn */
nkeynes@1
   955
                    sh4r.t = RN(ir) & 0x00000001;
nkeynes@1
   956
                    RN(ir) = ((int32_t)RN(ir)) >> 1;
nkeynes@1
   957
                    break;
nkeynes@1
   958
                case 0x22: /* STS.L   PR, [--Rn] */
nkeynes@1
   959
                    RN(ir) -= 4;
nkeynes@208
   960
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
   961
                    MEM_WRITE_LONG( RN(ir), sh4r.pr );
nkeynes@1
   962
                    break;
nkeynes@1
   963
                case 0x23: /* STC.L   VBR, [--Rn] */
nkeynes@1
   964
                    CHECKPRIV();
nkeynes@1
   965
                    RN(ir) -= 4;
nkeynes@208
   966
		    CHECKWALIGN32( RN(ir) );
nkeynes@2
   967
                    MEM_WRITE_LONG( RN(ir), sh4r.vbr );
nkeynes@1
   968
                    break;
nkeynes@1
   969
                case 0x24: /* ROTCL   Rn */
nkeynes@1
   970
                    tmp = RN(ir) >> 31;
nkeynes@1
   971
                    RN(ir) <<= 1;
nkeynes@1
   972
                    RN(ir) |= sh4r.t;
nkeynes@1
   973
                    sh4r.t = tmp;
nkeynes@1
   974
                    break;
nkeynes@1
   975
                case 0x25: /* ROTCR   Rn */
nkeynes@1
   976
                    tmp = RN(ir) & 0x00000001;
nkeynes@1
   977
                    RN(ir) >>= 1;
nkeynes@1
   978
                    RN(ir) |= (sh4r.t << 31 );
nkeynes@1
   979
                    sh4r.t = tmp;
nkeynes@1
   980
                    break;
nkeynes@1
   981
                case 0x26: /* LDS.L   [Rn++], PR */
nkeynes@208
   982
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
   983
                    sh4r.pr = MEM_READ_LONG( RN(ir) );
nkeynes@1
   984
                    RN(ir) += 4;
nkeynes@1
   985
                    break;
nkeynes@1
   986
                case 0x27: /* LDC.L   [Rn++], VBR */
nkeynes@1
   987
                    CHECKPRIV();
nkeynes@208
   988
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
   989
                    sh4r.vbr = MEM_READ_LONG(RN(ir));
nkeynes@1
   990
                    RN(ir) +=4;
nkeynes@1
   991
                    break;
nkeynes@1
   992
                case 0x28: /* SHLL16  Rn */
nkeynes@1
   993
                    RN(ir) <<= 16;
nkeynes@1
   994
                    break;
nkeynes@1
   995
                case 0x29: /* SHLR16  Rn */
nkeynes@1
   996
                    RN(ir) >>= 16;
nkeynes@1
   997
                    break;
nkeynes@1
   998
                case 0x2A: /* LDS     Rn, PR */
nkeynes@1
   999
                    sh4r.pr = RN(ir);
nkeynes@1
  1000
                    break;
nkeynes@1
  1001
                case 0x2B: /* JMP     [Rn] */
nkeynes@1
  1002
                    CHECKDEST( RN(ir) );
nkeynes@2
  1003
                    CHECKSLOTILLEGAL();
nkeynes@2
  1004
                    sh4r.in_delay_slot = 1;
nkeynes@1
  1005
                    sh4r.pc = sh4r.new_pc;
nkeynes@1
  1006
                    sh4r.new_pc = RN(ir);
nkeynes@27
  1007
                    return TRUE;
nkeynes@1
  1008
                case 0x2E: /* LDC     Rn, VBR */
nkeynes@1
  1009
                    CHECKPRIV();
nkeynes@1
  1010
                    sh4r.vbr = RN(ir);
nkeynes@1
  1011
                    break;
nkeynes@1
  1012
                case 0x32: /* STC.L   SGR, [--Rn] */
nkeynes@1
  1013
                    CHECKPRIV();
nkeynes@1
  1014
                    RN(ir) -= 4;
nkeynes@208
  1015
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1016
                    MEM_WRITE_LONG( RN(ir), sh4r.sgr );
nkeynes@1
  1017
                    break;
nkeynes@1
  1018
                case 0x33: /* STC.L   SSR, [--Rn] */
nkeynes@1
  1019
                    CHECKPRIV();
nkeynes@1
  1020
                    RN(ir) -= 4;
nkeynes@208
  1021
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1022
                    MEM_WRITE_LONG( RN(ir), sh4r.ssr );
nkeynes@1
  1023
                    break;
nkeynes@1
  1024
                case 0x37: /* LDC.L   [Rn++], SSR */
nkeynes@1
  1025
                    CHECKPRIV();
nkeynes@208
  1026
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
  1027
                    sh4r.ssr = MEM_READ_LONG(RN(ir));
nkeynes@1
  1028
                    RN(ir) +=4;
nkeynes@1
  1029
                    break;
nkeynes@1
  1030
                case 0x3E: /* LDC     Rn, SSR */
nkeynes@1
  1031
                    CHECKPRIV();
nkeynes@1
  1032
                    sh4r.ssr = RN(ir);
nkeynes@1
  1033
                    break;
nkeynes@1
  1034
                case 0x43: /* STC.L   SPC, [--Rn] */
nkeynes@1
  1035
                    CHECKPRIV();
nkeynes@1
  1036
                    RN(ir) -= 4;
nkeynes@208
  1037
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1038
                    MEM_WRITE_LONG( RN(ir), sh4r.spc );
nkeynes@1
  1039
                    break;
nkeynes@1
  1040
                case 0x47: /* LDC.L   [Rn++], SPC */
nkeynes@1
  1041
                    CHECKPRIV();
nkeynes@208
  1042
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
  1043
                    sh4r.spc = MEM_READ_LONG(RN(ir));
nkeynes@1
  1044
                    RN(ir) +=4;
nkeynes@1
  1045
                    break;
nkeynes@1
  1046
                case 0x4E: /* LDC     Rn, SPC */
nkeynes@1
  1047
                    CHECKPRIV();
nkeynes@1
  1048
                    sh4r.spc = RN(ir);
nkeynes@1
  1049
                    break;
nkeynes@1
  1050
                case 0x52: /* STS.L   FPUL, [--Rn] */
nkeynes@1
  1051
                    RN(ir) -= 4;
nkeynes@208
  1052
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1053
                    MEM_WRITE_LONG( RN(ir), sh4r.fpul );
nkeynes@1
  1054
                    break;
nkeynes@1
  1055
                case 0x56: /* LDS.L   [Rn++], FPUL */
nkeynes@208
  1056
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
  1057
                    sh4r.fpul = MEM_READ_LONG(RN(ir));
nkeynes@1
  1058
                    RN(ir) +=4;
nkeynes@1
  1059
                    break;
nkeynes@1
  1060
                case 0x5A: /* LDS     Rn, FPUL */
nkeynes@1
  1061
                    sh4r.fpul = RN(ir);
nkeynes@1
  1062
                    break;
nkeynes@1
  1063
                case 0x62: /* STS.L   FPSCR, [--Rn] */
nkeynes@1
  1064
                    RN(ir) -= 4;
nkeynes@208
  1065
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1066
                    MEM_WRITE_LONG( RN(ir), sh4r.fpscr );
nkeynes@1
  1067
                    break;
nkeynes@1
  1068
                case 0x66: /* LDS.L   [Rn++], FPSCR */
nkeynes@208
  1069
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
  1070
                    sh4r.fpscr = MEM_READ_LONG(RN(ir));
nkeynes@1
  1071
                    RN(ir) +=4;
nkeynes@1
  1072
                    break;
nkeynes@1
  1073
                case 0x6A: /* LDS     Rn, FPSCR */
nkeynes@1
  1074
                    sh4r.fpscr = RN(ir);
nkeynes@1
  1075
                    break;
nkeynes@1
  1076
                case 0xF2: /* STC.L   DBR, [--Rn] */
nkeynes@1
  1077
                    CHECKPRIV();
nkeynes@1
  1078
                    RN(ir) -= 4;
nkeynes@208
  1079
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1080
                    MEM_WRITE_LONG( RN(ir), sh4r.dbr );
nkeynes@1
  1081
                    break;
nkeynes@1
  1082
                case 0xF6: /* LDC.L   [Rn++], DBR */
nkeynes@1
  1083
                    CHECKPRIV();
nkeynes@208
  1084
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
  1085
                    sh4r.dbr = MEM_READ_LONG(RN(ir));
nkeynes@1
  1086
                    RN(ir) +=4;
nkeynes@1
  1087
                    break;
nkeynes@1
  1088
                case 0xFA: /* LDC     Rn, DBR */
nkeynes@1
  1089
                    CHECKPRIV();
nkeynes@1
  1090
                    sh4r.dbr = RN(ir);
nkeynes@1
  1091
                    break;
nkeynes@1
  1092
                case 0x83: case 0x93: case 0xA3: case 0xB3: case 0xC3:
nkeynes@1
  1093
                case 0xD3: case 0xE3: case 0xF3: /* STC.L   Rn_BANK, [--Rn] */
nkeynes@1
  1094
                    CHECKPRIV();
nkeynes@1
  1095
                    RN(ir) -= 4;
nkeynes@208
  1096
		    CHECKWALIGN32( RN(ir) );
nkeynes@1
  1097
                    MEM_WRITE_LONG( RN(ir), RN_BANK(ir) );
nkeynes@1
  1098
                    break;
nkeynes@1
  1099
                case 0x87: case 0x97: case 0xA7: case 0xB7: case 0xC7:
nkeynes@1
  1100
                case 0xD7: case 0xE7: case 0xF7: /* LDC.L   [Rn++], Rn_BANK */
nkeynes@1
  1101
                    CHECKPRIV();
nkeynes@208
  1102
		    CHECKRALIGN32( RN(ir) );
nkeynes@1
  1103
                    RN_BANK(ir) = MEM_READ_LONG( RN(ir) );
nkeynes@1
  1104
                    RN(ir) += 4;
nkeynes@1
  1105
                    break;
nkeynes@1
  1106
                case 0x8E: case 0x9E: case 0xAE: case 0xBE: case 0xCE:
nkeynes@1
  1107
                case 0xDE: case 0xEE: case 0xFE: /* LDC     Rm, Rn_BANK */
nkeynes@1
  1108
                    CHECKPRIV();
nkeynes@1
  1109
                    RN_BANK(ir) = RM(ir);
nkeynes@1
  1110
                    break;
nkeynes@1
  1111
                default:
nkeynes@1
  1112
                    if( (ir&0x000F) == 0x0F ) {
nkeynes@1
  1113
                        /* MAC.W   [Rm++], [Rn++] */
nkeynes@208
  1114
			CHECKRALIGN16( RN(ir) );
nkeynes@208
  1115
			CHECKRALIGN16( RM(ir) );
nkeynes@1
  1116
                        tmp = SIGNEXT16(MEM_READ_WORD(RM(ir))) *
nkeynes@1
  1117
                            SIGNEXT16(MEM_READ_WORD(RN(ir)));
nkeynes@1
  1118
                        if( sh4r.s ) {
nkeynes@1
  1119
                            /* FIXME */
nkeynes@1
  1120
                            UNIMP(ir);
nkeynes@1
  1121
                        } else sh4r.mac += SIGNEXT32(tmp);
nkeynes@1
  1122
                        RM(ir) += 2;
nkeynes@1
  1123
                        RN(ir) += 2;
nkeynes@1
  1124
                    } else if( (ir&0x000F) == 0x0C ) {
nkeynes@1
  1125
                        /* SHAD    Rm, Rn */
nkeynes@1
  1126
                        tmp = RM(ir);
nkeynes@1
  1127
                        if( (tmp & 0x80000000) == 0 ) RN(ir) <<= (tmp&0x1f);
nkeynes@9
  1128
                        else if( (tmp & 0x1F) == 0 )  
nkeynes@9
  1129
			  RN(ir) = ((int32_t)RN(ir)) >> 31;
nkeynes@9
  1130
                        else 
nkeynes@9
  1131
			  RN(ir) = ((int32_t)RN(ir)) >> (((~RM(ir)) & 0x1F)+1);
nkeynes@1
  1132
                    } else if( (ir&0x000F) == 0x0D ) {
nkeynes@1
  1133
                        /* SHLD    Rm, Rn */
nkeynes@1
  1134
                        tmp = RM(ir);
nkeynes@1
  1135
                        if( (tmp & 0x80000000) == 0 ) RN(ir) <<= (tmp&0x1f);
nkeynes@1
  1136
                        else if( (tmp & 0x1F) == 0 ) RN(ir) = 0;
nkeynes@1
  1137
                        else RN(ir) >>= (((~tmp) & 0x1F)+1);
nkeynes@1
  1138
                    } else UNDEF(ir);
nkeynes@1
  1139
            }
nkeynes@1
  1140
            break;
nkeynes@1
  1141
        case 5: /* 0101nnnnmmmmdddd */
nkeynes@1
  1142
            /* MOV.L   [Rm + disp4*4], Rn */
nkeynes@208
  1143
	    tmp = RM(ir) + (DISP4(ir)<<2);
nkeynes@208
  1144
	    CHECKRALIGN32( tmp );
nkeynes@208
  1145
            RN(ir) = MEM_READ_LONG( tmp );
nkeynes@1
  1146
            break;
nkeynes@1
  1147
        case 6: /* 0110xxxxxxxxxxxx */
nkeynes@1
  1148
            switch( ir&0x000f ) {
nkeynes@1
  1149
                case 0: /* MOV.B   [Rm], Rn */
nkeynes@1
  1150
                    RN(ir) = MEM_READ_BYTE( RM(ir) );
nkeynes@1
  1151
                    break;
nkeynes@1
  1152
                case 1: /* MOV.W   [Rm], Rn */
nkeynes@208
  1153
		    CHECKRALIGN16( RM(ir) );
nkeynes@1
  1154
                    RN(ir) = MEM_READ_WORD( RM(ir) );
nkeynes@1
  1155
                    break;
nkeynes@1
  1156
                case 2: /* MOV.L   [Rm], Rn */
nkeynes@208
  1157
		    CHECKRALIGN32( RM(ir) );
nkeynes@1
  1158
                    RN(ir) = MEM_READ_LONG( RM(ir) );
nkeynes@1
  1159
                    break;
nkeynes@1
  1160
                case 3: /* MOV     Rm, Rn */
nkeynes@1
  1161
                    RN(ir) = RM(ir);
nkeynes@1
  1162
                    break;
nkeynes@1
  1163
                case 4: /* MOV.B   [Rm++], Rn */
nkeynes@1
  1164
                    RN(ir) = MEM_READ_BYTE( RM(ir) );
nkeynes@1
  1165
                    RM(ir) ++;
nkeynes@1
  1166
                    break;
nkeynes@1
  1167
                case 5: /* MOV.W   [Rm++], Rn */
nkeynes@208
  1168
		    CHECKRALIGN16( RM(ir) );
nkeynes@1
  1169
                    RN(ir) = MEM_READ_WORD( RM(ir) );
nkeynes@1
  1170
                    RM(ir) += 2;
nkeynes@1
  1171
                    break;
nkeynes@1
  1172
                case 6: /* MOV.L   [Rm++], Rn */
nkeynes@208
  1173
		    CHECKRALIGN32( RM(ir) );
nkeynes@1
  1174
                    RN(ir) = MEM_READ_LONG( RM(ir) );
nkeynes@1
  1175
                    RM(ir) += 4;
nkeynes@1
  1176
                    break;
nkeynes@1
  1177
                case 7: /* NOT     Rm, Rn */
nkeynes@1
  1178
                    RN(ir) = ~RM(ir);
nkeynes@1
  1179
                    break;
nkeynes@1
  1180
                case 8: /* SWAP.B  Rm, Rn */
nkeynes@1
  1181
                    RN(ir) = (RM(ir)&0xFFFF0000) | ((RM(ir)&0x0000FF00)>>8) |
nkeynes@1
  1182
                        ((RM(ir)&0x000000FF)<<8);
nkeynes@1
  1183
                    break;
nkeynes@1
  1184
                case 9: /* SWAP.W  Rm, Rn */
nkeynes@1
  1185
                    RN(ir) = (RM(ir)>>16) | (RM(ir)<<16);
nkeynes@1
  1186
                    break;
nkeynes@1
  1187
                case 10:/* NEGC    Rm, Rn */
nkeynes@1
  1188
                    tmp = 0 - RM(ir);
nkeynes@1
  1189
                    RN(ir) = tmp - sh4r.t;
nkeynes@1
  1190
                    sh4r.t = ( 0<tmp || tmp<RN(ir) ? 1 : 0 );
nkeynes@1
  1191
                    break;
nkeynes@1
  1192
                case 11:/* NEG     Rm, Rn */
nkeynes@1
  1193
                    RN(ir) = 0 - RM(ir);
nkeynes@1
  1194
                    break;
nkeynes@1
  1195
                case 12:/* EXTU.B  Rm, Rn */
nkeynes@1
  1196
                    RN(ir) = RM(ir)&0x000000FF;
nkeynes@1
  1197
                    break;
nkeynes@1
  1198
                case 13:/* EXTU.W  Rm, Rn */
nkeynes@1
  1199
                    RN(ir) = RM(ir)&0x0000FFFF;
nkeynes@1
  1200
                    break;
nkeynes@1
  1201
                case 14:/* EXTS.B  Rm, Rn */
nkeynes@1
  1202
                    RN(ir) = SIGNEXT8( RM(ir)&0x000000FF );
nkeynes@1
  1203
                    break;
nkeynes@1
  1204
                case 15:/* EXTS.W  Rm, Rn */
nkeynes@1
  1205
                    RN(ir) = SIGNEXT16( RM(ir)&0x0000FFFF );
nkeynes@1
  1206
                    break;
nkeynes@1
  1207
            }
nkeynes@1
  1208
            break;
nkeynes@1
  1209
        case 7: /* 0111nnnniiiiiiii */
nkeynes@1
  1210
            /* ADD    imm8, Rn */
nkeynes@1
  1211
            RN(ir) += IMM8(ir);
nkeynes@1
  1212
            break;
nkeynes@1
  1213
        case 8: /* 1000xxxxxxxxxxxx */
nkeynes@1
  1214
            switch( (ir&0x0F00) >> 8 ) {
nkeynes@1
  1215
                case 0: /* MOV.B   R0, [Rm + disp4] */
nkeynes@1
  1216
                    MEM_WRITE_BYTE( RM(ir) + DISP4(ir), R0 );
nkeynes@1
  1217
                    break;
nkeynes@1
  1218
                case 1: /* MOV.W   R0, [Rm + disp4*2] */
nkeynes@208
  1219
		    tmp = RM(ir) + (DISP4(ir)<<1);
nkeynes@208
  1220
		    CHECKWALIGN16( tmp );
nkeynes@208
  1221
                    MEM_WRITE_WORD( tmp, R0 );
nkeynes@1
  1222
                    break;
nkeynes@1
  1223
                case 4: /* MOV.B   [Rm + disp4], R0 */
nkeynes@1
  1224
                    R0 = MEM_READ_BYTE( RM(ir) + DISP4(ir) );
nkeynes@1
  1225
                    break;
nkeynes@1
  1226
                case 5: /* MOV.W   [Rm + disp4*2], R0 */
nkeynes@208
  1227
		    tmp = RM(ir) + (DISP4(ir)<<1);
nkeynes@208
  1228
		    CHECKRALIGN16( tmp );
nkeynes@208
  1229
                    R0 = MEM_READ_WORD( tmp );
nkeynes@1
  1230
                    break;
nkeynes@1
  1231
                case 8: /* CMP/EQ  imm, R0 */
nkeynes@1
  1232
                    sh4r.t = ( R0 == IMM8(ir) ? 1 : 0 );
nkeynes@1
  1233
                    break;
nkeynes@1
  1234
                case 9: /* BT      disp8 */
nkeynes@246
  1235
                    CHECKSLOTILLEGAL();
nkeynes@1
  1236
                    if( sh4r.t ) {
nkeynes@1
  1237
                        CHECKDEST( sh4r.pc + (PCDISP8(ir)<<1) + 4 )
nkeynes@1
  1238
                        sh4r.pc += (PCDISP8(ir)<<1) + 4;
nkeynes@1
  1239
                        sh4r.new_pc = sh4r.pc + 2;
nkeynes@27
  1240
                        return TRUE;
nkeynes@1
  1241
                    }
nkeynes@1
  1242
                    break;
nkeynes@1
  1243
                case 11:/* BF      disp8 */
nkeynes@246
  1244
                    CHECKSLOTILLEGAL();
nkeynes@1
  1245
                    if( !sh4r.t ) {
nkeynes@1
  1246
                        CHECKDEST( sh4r.pc + (PCDISP8(ir)<<1) + 4 )
nkeynes@1
  1247
                        sh4r.pc += (PCDISP8(ir)<<1) + 4;
nkeynes@1
  1248
                        sh4r.new_pc = sh4r.pc + 2;
nkeynes@27
  1249
                        return TRUE;
nkeynes@1
  1250
                    }
nkeynes@1
  1251
                    break;
nkeynes@1
  1252
                case 13:/* BT/S    disp8 */
nkeynes@246
  1253
                    CHECKSLOTILLEGAL();
nkeynes@1
  1254
                    if( sh4r.t ) {
nkeynes@1
  1255
                        CHECKDEST( sh4r.pc + (PCDISP8(ir)<<1) + 4 )
nkeynes@2
  1256
                        sh4r.in_delay_slot = 1;
nkeynes@1
  1257
                        sh4r.pc = sh4r.new_pc;
nkeynes@1
  1258
                        sh4r.new_pc = pc + (PCDISP8(ir)<<1) + 4;
nkeynes@2
  1259
                        sh4r.in_delay_slot = 1;
nkeynes@27
  1260
                        return TRUE;
nkeynes@1
  1261
                    }
nkeynes@1
  1262
                    break;
nkeynes@1
  1263
                case 15:/* BF/S    disp8 */
nkeynes@246
  1264
                    CHECKSLOTILLEGAL();
nkeynes@1
  1265
                    if( !sh4r.t ) {
nkeynes@1
  1266
                        CHECKDEST( sh4r.pc + (PCDISP8(ir)<<1) + 4 )
nkeynes@2
  1267
                        sh4r.in_delay_slot = 1;
nkeynes@1
  1268
                        sh4r.pc = sh4r.new_pc;
nkeynes@1
  1269
                        sh4r.new_pc = pc + (PCDISP8(ir)<<1) + 4;
nkeynes@27
  1270
                        return TRUE;
nkeynes@1
  1271
                    }
nkeynes@1
  1272
                    break;
nkeynes@1
  1273
                default: UNDEF(ir);
nkeynes@1
  1274
            }
nkeynes@1
  1275
            break;
nkeynes@1
  1276
        case 9: /* 1001xxxxxxxxxxxx */
nkeynes@1
  1277
            /* MOV.W   [disp8*2 + pc + 4], Rn */
nkeynes@232
  1278
	    CHECKSLOTILLEGAL();
nkeynes@208
  1279
	    tmp = pc + 4 + (DISP8(ir)<<1);
nkeynes@208
  1280
            RN(ir) = MEM_READ_WORD( tmp );
nkeynes@1
  1281
            break;
nkeynes@1
  1282
        case 10:/* 1010dddddddddddd */
nkeynes@1
  1283
            /* BRA     disp12 */
nkeynes@246
  1284
            CHECKSLOTILLEGAL();
nkeynes@246
  1285
            CHECKDEST( sh4r.pc + (DISP12(ir)<<1) + 4 );
nkeynes@2
  1286
            sh4r.in_delay_slot = 1;
nkeynes@1
  1287
            sh4r.pc = sh4r.new_pc;
nkeynes@1
  1288
            sh4r.new_pc = pc + 4 + (DISP12(ir)<<1);
nkeynes@27
  1289
            return TRUE;
nkeynes@1
  1290
        case 11:/* 1011dddddddddddd */
nkeynes@1
  1291
            /* BSR     disp12 */
nkeynes@246
  1292
            CHECKDEST( sh4r.pc + (DISP12(ir)<<1) + 4 );
nkeynes@246
  1293
	    CHECKSLOTILLEGAL();
nkeynes@2
  1294
            sh4r.in_delay_slot = 1;
nkeynes@1
  1295
            sh4r.pr = pc + 4;
nkeynes@1
  1296
            sh4r.pc = sh4r.new_pc;
nkeynes@1
  1297
            sh4r.new_pc = pc + 4 + (DISP12(ir)<<1);
nkeynes@157
  1298
	    TRACE_CALL( pc, sh4r.new_pc );
nkeynes@27
  1299
            return TRUE;
nkeynes@1
  1300
        case 12:/* 1100xxxxdddddddd */
nkeynes@1
  1301
        switch( (ir&0x0F00)>>8 ) {
nkeynes@1
  1302
                case 0: /* MOV.B  R0, [GBR + disp8] */
nkeynes@1
  1303
                    MEM_WRITE_BYTE( sh4r.gbr + DISP8(ir), R0 );
nkeynes@1
  1304
                    break;
nkeynes@1
  1305
                case 1: /* MOV.W  R0, [GBR + disp8*2] */
nkeynes@208
  1306
		    tmp = sh4r.gbr + (DISP8(ir)<<1);
nkeynes@208
  1307
		    CHECKWALIGN16( tmp );
nkeynes@208
  1308
                    MEM_WRITE_WORD( tmp, R0 );
nkeynes@1
  1309
                    break;
nkeynes@1
  1310
                case  2: /*MOV.L   R0, [GBR + disp8*4] */
nkeynes@208
  1311
		    tmp = sh4r.gbr + (DISP8(ir)<<2);
nkeynes@208
  1312
		    CHECKWALIGN32( tmp );
nkeynes@208
  1313
                    MEM_WRITE_LONG( tmp, R0 );
nkeynes@1
  1314
                    break;
nkeynes@1
  1315
                case 3: /* TRAPA   imm8 */
nkeynes@246
  1316
                    CHECKSLOTILLEGAL();
nkeynes@116
  1317
                    MMIO_WRITE( MMU, TRA, UIMM8(ir)<<2 );
nkeynes@246
  1318
		    sh4r.pc += 2;
nkeynes@246
  1319
                    sh4_raise_exception( EXC_TRAP );
nkeynes@1
  1320
                    break;
nkeynes@1
  1321
                case 4: /* MOV.B   [GBR + disp8], R0 */
nkeynes@1
  1322
                    R0 = MEM_READ_BYTE( sh4r.gbr + DISP8(ir) );
nkeynes@1
  1323
                    break;
nkeynes@1
  1324
                case 5: /* MOV.W   [GBR + disp8*2], R0 */
nkeynes@208
  1325
		    tmp = sh4r.gbr + (DISP8(ir)<<1);
nkeynes@208
  1326
		    CHECKRALIGN16( tmp );
nkeynes@208
  1327
                    R0 = MEM_READ_WORD( tmp );
nkeynes@1
  1328
                    break;
nkeynes@1
  1329
                case 6: /* MOV.L   [GBR + disp8*4], R0 */
nkeynes@208
  1330
		    tmp = sh4r.gbr + (DISP8(ir)<<2);
nkeynes@208
  1331
		    CHECKRALIGN32( tmp );
nkeynes@208
  1332
                    R0 = MEM_READ_LONG( tmp );
nkeynes@1
  1333
                    break;
nkeynes@1
  1334
                case 7: /* MOVA    disp8 + pc&~3 + 4, R0 */
nkeynes@232
  1335
		    CHECKSLOTILLEGAL();
nkeynes@1
  1336
                    R0 = (pc&0xFFFFFFFC) + (DISP8(ir)<<2) + 4;
nkeynes@1
  1337
                    break;
nkeynes@1
  1338
                case 8: /* TST     imm8, R0 */
nkeynes@1
  1339
                    sh4r.t = (R0 & UIMM8(ir) ? 0 : 1);
nkeynes@1
  1340
                    break;
nkeynes@1
  1341
                case 9: /* AND     imm8, R0 */
nkeynes@1
  1342
                    R0 &= UIMM8(ir);
nkeynes@1
  1343
                    break;
nkeynes@1
  1344
                case 10:/* XOR     imm8, R0 */
nkeynes@1
  1345
                    R0 ^= UIMM8(ir);
nkeynes@1
  1346
                    break;
nkeynes@1
  1347
                case 11:/* OR      imm8, R0 */
nkeynes@1
  1348
                    R0 |= UIMM8(ir);
nkeynes@1
  1349
                    break;
nkeynes@208
  1350
                case 12:/* TST.B   imm8, [R0+GBR] */		    
nkeynes@1
  1351
                    sh4r.t = ( MEM_READ_BYTE(R0 + sh4r.gbr) & UIMM8(ir) ? 0 : 1 );
nkeynes@1
  1352
                    break;
nkeynes@1
  1353
                case 13:/* AND.B   imm8, [R0+GBR] */
nkeynes@1
  1354
                    MEM_WRITE_BYTE( R0 + sh4r.gbr,
nkeynes@1
  1355
                                    UIMM8(ir) & MEM_READ_BYTE(R0 + sh4r.gbr) );
nkeynes@1
  1356
                    break;
nkeynes@1
  1357
                case 14:/* XOR.B   imm8, [R0+GBR] */
nkeynes@1
  1358
                    MEM_WRITE_BYTE( R0 + sh4r.gbr,
nkeynes@1
  1359
                                    UIMM8(ir) ^ MEM_READ_BYTE(R0 + sh4r.gbr) );
nkeynes@1
  1360
                    break;
nkeynes@1
  1361
                case 15:/* OR.B    imm8, [R0+GBR] */
nkeynes@1
  1362
                    MEM_WRITE_BYTE( R0 + sh4r.gbr,
nkeynes@1
  1363
                                    UIMM8(ir) | MEM_READ_BYTE(R0 + sh4r.gbr) );
nkeynes@1
  1364
                    break;
nkeynes@1
  1365
            }
nkeynes@1
  1366
            break;
nkeynes@1
  1367
        case 13:/* 1101nnnndddddddd */
nkeynes@1
  1368
            /* MOV.L   [disp8*4 + pc&~3 + 4], Rn */
nkeynes@232
  1369
	    CHECKSLOTILLEGAL();
nkeynes@208
  1370
	    tmp = (pc&0xFFFFFFFC) + (DISP8(ir)<<2) + 4;
nkeynes@208
  1371
            RN(ir) = MEM_READ_LONG( tmp );
nkeynes@1
  1372
            break;
nkeynes@1
  1373
        case 14:/* 1110nnnniiiiiiii */
nkeynes@1
  1374
            /* MOV     imm8, Rn */
nkeynes@1
  1375
            RN(ir) = IMM8(ir);
nkeynes@1
  1376
            break;
nkeynes@1
  1377
        case 15:/* 1111xxxxxxxxxxxx */
nkeynes@1
  1378
            CHECKFPUEN();
nkeynes@84
  1379
	    if( IS_FPU_DOUBLEPREC() ) {
nkeynes@84
  1380
		switch( ir&0x000F ) {
nkeynes@84
  1381
                case 0: /* FADD    FRm, FRn */
nkeynes@84
  1382
                    DRN(ir) += DRM(ir);
nkeynes@84
  1383
                    break;
nkeynes@84
  1384
                case 1: /* FSUB    FRm, FRn */
nkeynes@84
  1385
                    DRN(ir) -= DRM(ir);
nkeynes@84
  1386
                    break;
nkeynes@84
  1387
                case 2: /* FMUL    FRm, FRn */
nkeynes@84
  1388
                    DRN(ir) = DRN(ir) * DRM(ir);
nkeynes@84
  1389
                    break;
nkeynes@84
  1390
                case 3: /* FDIV    FRm, FRn */
nkeynes@84
  1391
                    DRN(ir) = DRN(ir) / DRM(ir);
nkeynes@84
  1392
                    break;
nkeynes@84
  1393
                case 4: /* FCMP/EQ FRm, FRn */
nkeynes@84
  1394
                    sh4r.t = ( DRN(ir) == DRM(ir) ? 1 : 0 );
nkeynes@84
  1395
                    break;
nkeynes@84
  1396
                case 5: /* FCMP/GT FRm, FRn */
nkeynes@84
  1397
                    sh4r.t = ( DRN(ir) > DRM(ir) ? 1 : 0 );
nkeynes@84
  1398
                    break;
nkeynes@84
  1399
                case 6: /* FMOV.S  [Rm+R0], FRn */
nkeynes@84
  1400
                    MEM_FP_READ( RM(ir) + R0, FRNn(ir) );
nkeynes@84
  1401
                    break;
nkeynes@84
  1402
                case 7: /* FMOV.S  FRm, [Rn+R0] */
nkeynes@84
  1403
                    MEM_FP_WRITE( RN(ir) + R0, FRMn(ir) );
nkeynes@84
  1404
                    break;
nkeynes@84
  1405
                case 8: /* FMOV.S  [Rm], FRn */
nkeynes@84
  1406
                    MEM_FP_READ( RM(ir), FRNn(ir) );
nkeynes@84
  1407
                    break;
nkeynes@84
  1408
                case 9: /* FMOV.S  [Rm++], FRn */
nkeynes@84
  1409
                    MEM_FP_READ( RM(ir), FRNn(ir) );
nkeynes@84
  1410
                    RM(ir) += FP_WIDTH;
nkeynes@84
  1411
                    break;
nkeynes@84
  1412
                case 10:/* FMOV.S  FRm, [Rn] */
nkeynes@84
  1413
                    MEM_FP_WRITE( RN(ir), FRMn(ir) );
nkeynes@84
  1414
                    break;
nkeynes@84
  1415
                case 11:/* FMOV.S  FRm, [--Rn] */
nkeynes@84
  1416
                    RN(ir) -= FP_WIDTH;
nkeynes@84
  1417
                    MEM_FP_WRITE( RN(ir), FRMn(ir) );
nkeynes@84
  1418
                    break;
nkeynes@84
  1419
                case 12:/* FMOV    FRm, FRn */
nkeynes@84
  1420
		    if( IS_FPU_DOUBLESIZE() )
nkeynes@84
  1421
			DRN(ir) = DRM(ir);
nkeynes@84
  1422
		    else
nkeynes@84
  1423
			FRN(ir) = FRM(ir);
nkeynes@84
  1424
                    break;
nkeynes@84
  1425
                case 13:
nkeynes@84
  1426
                    switch( (ir&0x00F0) >> 4 ) {
nkeynes@84
  1427
		    case 0: /* FSTS    FPUL, FRn */
nkeynes@84
  1428
			FRN(ir) = FPULf;
nkeynes@84
  1429
			break;
nkeynes@84
  1430
		    case 1: /* FLDS    FRn,FPUL */
nkeynes@84
  1431
			FPULf = FRN(ir);
nkeynes@84
  1432
			break;
nkeynes@84
  1433
		    case 2: /* FLOAT   FPUL, FRn */
nkeynes@84
  1434
			DRN(ir) = (float)FPULi;
nkeynes@84
  1435
			break;
nkeynes@84
  1436
		    case 3: /* FTRC    FRn, FPUL */
nkeynes@123
  1437
			dtmp = DRN(ir);
nkeynes@123
  1438
			if( dtmp >= MAX_INTF )
nkeynes@123
  1439
			    FPULi = MAX_INT;
nkeynes@123
  1440
			else if( dtmp <= MIN_INTF )
nkeynes@123
  1441
			    FPULi = MIN_INT;
nkeynes@123
  1442
			else 
nkeynes@123
  1443
			    FPULi = (int32_t)dtmp;
nkeynes@84
  1444
			break;
nkeynes@84
  1445
		    case 4: /* FNEG    FRn */
nkeynes@84
  1446
			DRN(ir) = -DRN(ir);
nkeynes@84
  1447
			break;
nkeynes@84
  1448
		    case 5: /* FABS    FRn */
nkeynes@84
  1449
			DRN(ir) = fabs(DRN(ir));
nkeynes@84
  1450
			break;
nkeynes@84
  1451
		    case 6: /* FSQRT   FRn */
nkeynes@84
  1452
			DRN(ir) = sqrt(DRN(ir));
nkeynes@84
  1453
			break;
nkeynes@84
  1454
		    case 7: /* FSRRA FRn */
nkeynes@181
  1455
			/* NO-OP when PR=1 */
nkeynes@84
  1456
			break;
nkeynes@84
  1457
		    case 8: /* FLDI0   FRn */
nkeynes@84
  1458
			DRN(ir) = 0.0;
nkeynes@84
  1459
			break;
nkeynes@84
  1460
		    case 9: /* FLDI1   FRn */
nkeynes@84
  1461
			DRN(ir) = 1.0;
nkeynes@84
  1462
			break;
nkeynes@84
  1463
		    case 10: /* FCNVSD FPUL, DRn */
nkeynes@181
  1464
			if( ! IS_FPU_DOUBLESIZE() )
nkeynes@181
  1465
			    DRN(ir) = (double)FPULf;
nkeynes@84
  1466
			break;
nkeynes@84
  1467
		    case 11: /* FCNVDS DRn, FPUL */
nkeynes@181
  1468
			if( ! IS_FPU_DOUBLESIZE() )
nkeynes@181
  1469
			    FPULf = (float)DRN(ir);
nkeynes@84
  1470
			break;
nkeynes@84
  1471
		    case 14:/* FIPR    FVm, FVn */
nkeynes@181
  1472
			/* NO-OP when PR=1 */
nkeynes@84
  1473
			break;
nkeynes@84
  1474
		    case 15:
nkeynes@84
  1475
			if( (ir&0x0300) == 0x0100 ) { /* FTRV    XMTRX,FVn */
nkeynes@181
  1476
			    /* NO-OP when PR=1 */
nkeynes@84
  1477
			    break;
nkeynes@84
  1478
			}
nkeynes@181
  1479
			else if( (ir&0x0100) == 0 ) { /* FSCA    FPUL, DRn */	
nkeynes@181
  1480
			    /* NO-OP when PR=1 */
nkeynes@84
  1481
			    break;
nkeynes@84
  1482
			}
nkeynes@84
  1483
			else if( ir == 0xFBFD ) {
nkeynes@84
  1484
			    /* FRCHG   */
nkeynes@84
  1485
			    sh4r.fpscr ^= FPSCR_FR;
nkeynes@84
  1486
			    break;
nkeynes@84
  1487
			}
nkeynes@84
  1488
			else if( ir == 0xF3FD ) {
nkeynes@84
  1489
			    /* FSCHG   */
nkeynes@84
  1490
			    sh4r.fpscr ^= FPSCR_SZ;
nkeynes@84
  1491
			    break;
nkeynes@84
  1492
			}
nkeynes@84
  1493
		    default: UNDEF(ir);
nkeynes@84
  1494
                    }
nkeynes@84
  1495
                    break;
nkeynes@84
  1496
                case 14:/* FMAC    FR0, FRm, FRn */
nkeynes@84
  1497
                    DRN(ir) += DRM(ir)*DR0;
nkeynes@84
  1498
                    break;
nkeynes@84
  1499
                default: UNDEF(ir);
nkeynes@84
  1500
		}
nkeynes@122
  1501
	    } else { /* Single precision */
nkeynes@84
  1502
		switch( ir&0x000F ) {
nkeynes@1
  1503
                case 0: /* FADD    FRm, FRn */
nkeynes@1
  1504
                    FRN(ir) += FRM(ir);
nkeynes@1
  1505
                    break;
nkeynes@1
  1506
                case 1: /* FSUB    FRm, FRn */
nkeynes@1
  1507
                    FRN(ir) -= FRM(ir);
nkeynes@1
  1508
                    break;
nkeynes@1
  1509
                case 2: /* FMUL    FRm, FRn */
nkeynes@1
  1510
                    FRN(ir) = FRN(ir) * FRM(ir);
nkeynes@1
  1511
                    break;
nkeynes@1
  1512
                case 3: /* FDIV    FRm, FRn */
nkeynes@1
  1513
                    FRN(ir) = FRN(ir) / FRM(ir);
nkeynes@1
  1514
                    break;
nkeynes@1
  1515
                case 4: /* FCMP/EQ FRm, FRn */
nkeynes@1
  1516
                    sh4r.t = ( FRN(ir) == FRM(ir) ? 1 : 0 );
nkeynes@1
  1517
                    break;
nkeynes@1
  1518
                case 5: /* FCMP/GT FRm, FRn */
nkeynes@1
  1519
                    sh4r.t = ( FRN(ir) > FRM(ir) ? 1 : 0 );
nkeynes@1
  1520
                    break;
nkeynes@1
  1521
                case 6: /* FMOV.S  [Rm+R0], FRn */
nkeynes@1
  1522
                    MEM_FP_READ( RM(ir) + R0, FRNn(ir) );
nkeynes@1
  1523
                    break;
nkeynes@1
  1524
                case 7: /* FMOV.S  FRm, [Rn+R0] */
nkeynes@1
  1525
                    MEM_FP_WRITE( RN(ir) + R0, FRMn(ir) );
nkeynes@1
  1526
                    break;
nkeynes@1
  1527
                case 8: /* FMOV.S  [Rm], FRn */
nkeynes@1
  1528
                    MEM_FP_READ( RM(ir), FRNn(ir) );
nkeynes@1
  1529
                    break;
nkeynes@1
  1530
                case 9: /* FMOV.S  [Rm++], FRn */
nkeynes@1
  1531
                    MEM_FP_READ( RM(ir), FRNn(ir) );
nkeynes@1
  1532
                    RM(ir) += FP_WIDTH;
nkeynes@1
  1533
                    break;
nkeynes@1
  1534
                case 10:/* FMOV.S  FRm, [Rn] */
nkeynes@1
  1535
                    MEM_FP_WRITE( RN(ir), FRMn(ir) );
nkeynes@1
  1536
                    break;
nkeynes@1
  1537
                case 11:/* FMOV.S  FRm, [--Rn] */
nkeynes@1
  1538
                    RN(ir) -= FP_WIDTH;
nkeynes@1
  1539
                    MEM_FP_WRITE( RN(ir), FRMn(ir) );
nkeynes@1
  1540
                    break;
nkeynes@1
  1541
                case 12:/* FMOV    FRm, FRn */
nkeynes@84
  1542
		    if( IS_FPU_DOUBLESIZE() )
nkeynes@84
  1543
			DRN(ir) = DRM(ir);
nkeynes@84
  1544
		    else
nkeynes@84
  1545
			FRN(ir) = FRM(ir);
nkeynes@1
  1546
                    break;
nkeynes@1
  1547
                case 13:
nkeynes@1
  1548
                    switch( (ir&0x00F0) >> 4 ) {
nkeynes@84
  1549
		    case 0: /* FSTS    FPUL, FRn */
nkeynes@84
  1550
			FRN(ir) = FPULf;
nkeynes@84
  1551
			break;
nkeynes@84
  1552
		    case 1: /* FLDS    FRn,FPUL */
nkeynes@84
  1553
			FPULf = FRN(ir);
nkeynes@84
  1554
			break;
nkeynes@84
  1555
		    case 2: /* FLOAT   FPUL, FRn */
nkeynes@84
  1556
			FRN(ir) = (float)FPULi;
nkeynes@84
  1557
			break;
nkeynes@84
  1558
		    case 3: /* FTRC    FRn, FPUL */
nkeynes@123
  1559
			ftmp = FRN(ir);
nkeynes@123
  1560
			if( ftmp >= MAX_INTF )
nkeynes@123
  1561
			    FPULi = MAX_INT;
nkeynes@123
  1562
			else if( ftmp <= MIN_INTF )
nkeynes@123
  1563
			    FPULi = MIN_INT;
nkeynes@123
  1564
			else
nkeynes@123
  1565
			    FPULi = (int32_t)ftmp;
nkeynes@84
  1566
			break;
nkeynes@84
  1567
		    case 4: /* FNEG    FRn */
nkeynes@84
  1568
			FRN(ir) = -FRN(ir);
nkeynes@84
  1569
			break;
nkeynes@84
  1570
		    case 5: /* FABS    FRn */
nkeynes@84
  1571
			FRN(ir) = fabsf(FRN(ir));
nkeynes@84
  1572
			break;
nkeynes@84
  1573
		    case 6: /* FSQRT   FRn */
nkeynes@84
  1574
			FRN(ir) = sqrtf(FRN(ir));
nkeynes@84
  1575
			break;
nkeynes@84
  1576
		    case 7: /* FSRRA FRn */
nkeynes@84
  1577
			FRN(ir) = 1.0/sqrtf(FRN(ir));
nkeynes@84
  1578
			break;
nkeynes@84
  1579
		    case 8: /* FLDI0   FRn */
nkeynes@84
  1580
			FRN(ir) = 0.0;
nkeynes@84
  1581
			break;
nkeynes@84
  1582
		    case 9: /* FLDI1   FRn */
nkeynes@84
  1583
			FRN(ir) = 1.0;
nkeynes@84
  1584
			break;
nkeynes@84
  1585
		    case 10: /* FCNVSD FPUL, DRn */
nkeynes@84
  1586
			break;
nkeynes@84
  1587
		    case 11: /* FCNVDS DRn, FPUL */
nkeynes@84
  1588
			break;
nkeynes@84
  1589
		    case 14:/* FIPR    FVm, FVn */
nkeynes@2
  1590
                            /* FIXME: This is not going to be entirely accurate
nkeynes@2
  1591
                             * as the SH4 instruction is less precise. Also
nkeynes@2
  1592
                             * need to check for 0s and infinities.
nkeynes@2
  1593
                             */
nkeynes@2
  1594
                        {
nkeynes@2
  1595
                            int tmp2 = FVN(ir);
nkeynes@2
  1596
                            tmp = FVM(ir);
nkeynes@84
  1597
                            FR(tmp2+3) = FR(tmp)*FR(tmp2) +
nkeynes@84
  1598
                                FR(tmp+1)*FR(tmp2+1) +
nkeynes@84
  1599
                                FR(tmp+2)*FR(tmp2+2) +
nkeynes@84
  1600
                                FR(tmp+3)*FR(tmp2+3);
nkeynes@1
  1601
                            break;
nkeynes@2
  1602
                        }
nkeynes@84
  1603
		    case 15:
nkeynes@84
  1604
			if( (ir&0x0300) == 0x0100 ) { /* FTRV    XMTRX,FVn */
nkeynes@84
  1605
			    tmp = FVN(ir);
nkeynes@84
  1606
			    float fv[4] = { FR(tmp), FR(tmp+1), FR(tmp+2), FR(tmp+3) };
nkeynes@84
  1607
			    FR(tmp) = XF(0) * fv[0] + XF(4)*fv[1] +
nkeynes@84
  1608
				XF(8)*fv[2] + XF(12)*fv[3];
nkeynes@84
  1609
			    FR(tmp+1) = XF(1) * fv[0] + XF(5)*fv[1] +
nkeynes@84
  1610
				XF(9)*fv[2] + XF(13)*fv[3];
nkeynes@84
  1611
			    FR(tmp+2) = XF(2) * fv[0] + XF(6)*fv[1] +
nkeynes@84
  1612
				XF(10)*fv[2] + XF(14)*fv[3];
nkeynes@84
  1613
			    FR(tmp+3) = XF(3) * fv[0] + XF(7)*fv[1] +
nkeynes@84
  1614
				XF(11)*fv[2] + XF(15)*fv[3];
nkeynes@84
  1615
			    break;
nkeynes@84
  1616
			}
nkeynes@84
  1617
			else if( (ir&0x0100) == 0 ) { /* FSCA    FPUL, DRn */
nkeynes@84
  1618
			    float angle = (((float)(short)(FPULi>>16)) +
nkeynes@122
  1619
					   (((float)(FPULi&0xFFFF))/65536.0)) *
nkeynes@84
  1620
				2 * M_PI;
nkeynes@84
  1621
			    int reg = FRNn(ir);
nkeynes@84
  1622
			    FR(reg) = sinf(angle);
nkeynes@84
  1623
			    FR(reg+1) = cosf(angle);
nkeynes@84
  1624
			    break;
nkeynes@84
  1625
			}
nkeynes@84
  1626
			else if( ir == 0xFBFD ) {
nkeynes@84
  1627
			    /* FRCHG   */
nkeynes@84
  1628
			    sh4r.fpscr ^= FPSCR_FR;
nkeynes@84
  1629
			    break;
nkeynes@84
  1630
			}
nkeynes@84
  1631
			else if( ir == 0xF3FD ) {
nkeynes@84
  1632
			    /* FSCHG   */
nkeynes@84
  1633
			    sh4r.fpscr ^= FPSCR_SZ;
nkeynes@84
  1634
			    break;
nkeynes@84
  1635
			}
nkeynes@84
  1636
		    default: UNDEF(ir);
nkeynes@1
  1637
                    }
nkeynes@1
  1638
                    break;
nkeynes@1
  1639
                case 14:/* FMAC    FR0, FRm, FRn */
nkeynes@1
  1640
                    FRN(ir) += FRM(ir)*FR0;
nkeynes@1
  1641
                    break;
nkeynes@1
  1642
                default: UNDEF(ir);
nkeynes@84
  1643
		}
nkeynes@84
  1644
	    }
nkeynes@84
  1645
	    break;
nkeynes@1
  1646
    }
nkeynes@1
  1647
    sh4r.pc = sh4r.new_pc;
nkeynes@1
  1648
    sh4r.new_pc += 2;
nkeynes@2
  1649
    sh4r.in_delay_slot = 0;
nkeynes@1
  1650
}
.