nkeynes@359 | 1 | /**
|
nkeynes@586 | 2 | * $Id$
|
nkeynes@359 | 3 | *
|
nkeynes@359 | 4 | * SH4 => x86 translation. This version does no real optimization, it just
|
nkeynes@359 | 5 | * outputs straight-line x86 code - it mainly exists to provide a baseline
|
nkeynes@359 | 6 | * to test the optimizing versions against.
|
nkeynes@359 | 7 | *
|
nkeynes@359 | 8 | * Copyright (c) 2007 Nathan Keynes.
|
nkeynes@359 | 9 | *
|
nkeynes@359 | 10 | * This program is free software; you can redistribute it and/or modify
|
nkeynes@359 | 11 | * it under the terms of the GNU General Public License as published by
|
nkeynes@359 | 12 | * the Free Software Foundation; either version 2 of the License, or
|
nkeynes@359 | 13 | * (at your option) any later version.
|
nkeynes@359 | 14 | *
|
nkeynes@359 | 15 | * This program is distributed in the hope that it will be useful,
|
nkeynes@359 | 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of
|
nkeynes@359 | 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
nkeynes@359 | 18 | * GNU General Public License for more details.
|
nkeynes@359 | 19 | */
|
nkeynes@359 | 20 |
|
nkeynes@368 | 21 | #include <assert.h>
|
nkeynes@388 | 22 | #include <math.h>
|
nkeynes@368 | 23 |
|
nkeynes@380 | 24 | #ifndef NDEBUG
|
nkeynes@380 | 25 | #define DEBUG_JUMPS 1
|
nkeynes@380 | 26 | #endif
|
nkeynes@380 | 27 |
|
nkeynes@417 | 28 | #include "sh4/xltcache.h"
|
nkeynes@368 | 29 | #include "sh4/sh4core.h"
|
nkeynes@368 | 30 | #include "sh4/sh4trans.h"
|
nkeynes@671 | 31 | #include "sh4/sh4stat.h"
|
nkeynes@388 | 32 | #include "sh4/sh4mmio.h"
|
nkeynes@368 | 33 | #include "sh4/x86op.h"
|
nkeynes@368 | 34 | #include "clock.h"
|
nkeynes@368 | 35 |
|
nkeynes@368 | 36 | #define DEFAULT_BACKPATCH_SIZE 4096
|
nkeynes@368 | 37 |
|
nkeynes@586 | 38 | struct backpatch_record {
|
nkeynes@604 | 39 | uint32_t fixup_offset;
|
nkeynes@586 | 40 | uint32_t fixup_icount;
|
nkeynes@596 | 41 | int32_t exc_code;
|
nkeynes@586 | 42 | };
|
nkeynes@586 | 43 |
|
nkeynes@586 | 44 | #define MAX_RECOVERY_SIZE 2048
|
nkeynes@586 | 45 |
|
nkeynes@590 | 46 | #define DELAY_NONE 0
|
nkeynes@590 | 47 | #define DELAY_PC 1
|
nkeynes@590 | 48 | #define DELAY_PC_PR 2
|
nkeynes@590 | 49 |
|
nkeynes@368 | 50 | /**
|
nkeynes@368 | 51 | * Struct to manage internal translation state. This state is not saved -
|
nkeynes@368 | 52 | * it is only valid between calls to sh4_translate_begin_block() and
|
nkeynes@368 | 53 | * sh4_translate_end_block()
|
nkeynes@368 | 54 | */
|
nkeynes@368 | 55 | struct sh4_x86_state {
|
nkeynes@590 | 56 | int in_delay_slot;
|
nkeynes@368 | 57 | gboolean priv_checked; /* true if we've already checked the cpu mode. */
|
nkeynes@368 | 58 | gboolean fpuen_checked; /* true if we've already checked fpu enabled. */
|
nkeynes@409 | 59 | gboolean branch_taken; /* true if we branched unconditionally */
|
nkeynes@408 | 60 | uint32_t block_start_pc;
|
nkeynes@547 | 61 | uint32_t stack_posn; /* Trace stack height for alignment purposes */
|
nkeynes@417 | 62 | int tstate;
|
nkeynes@368 | 63 |
|
nkeynes@586 | 64 | /* mode flags */
|
nkeynes@586 | 65 | gboolean tlb_on; /* True if tlb translation is active */
|
nkeynes@586 | 66 |
|
nkeynes@368 | 67 | /* Allocated memory for the (block-wide) back-patch list */
|
nkeynes@586 | 68 | struct backpatch_record *backpatch_list;
|
nkeynes@368 | 69 | uint32_t backpatch_posn;
|
nkeynes@368 | 70 | uint32_t backpatch_size;
|
nkeynes@368 | 71 | };
|
nkeynes@368 | 72 |
|
nkeynes@417 | 73 | #define TSTATE_NONE -1
|
nkeynes@417 | 74 | #define TSTATE_O 0
|
nkeynes@417 | 75 | #define TSTATE_C 2
|
nkeynes@417 | 76 | #define TSTATE_E 4
|
nkeynes@417 | 77 | #define TSTATE_NE 5
|
nkeynes@417 | 78 | #define TSTATE_G 0xF
|
nkeynes@417 | 79 | #define TSTATE_GE 0xD
|
nkeynes@417 | 80 | #define TSTATE_A 7
|
nkeynes@417 | 81 | #define TSTATE_AE 3
|
nkeynes@417 | 82 |
|
nkeynes@671 | 83 | #ifdef ENABLE_SH4STATS
|
nkeynes@671 | 84 | #define COUNT_INST(id) load_imm32(R_EAX,id); call_func1(sh4_stats_add, R_EAX); sh4_x86.tstate = TSTATE_NONE
|
nkeynes@671 | 85 | #else
|
nkeynes@671 | 86 | #define COUNT_INST(id)
|
nkeynes@671 | 87 | #endif
|
nkeynes@671 | 88 |
|
nkeynes@417 | 89 | /** Branch if T is set (either in the current cflags, or in sh4r.t) */
|
nkeynes@669 | 90 | #define JT_rel8(label) if( sh4_x86.tstate == TSTATE_NONE ) { \
|
nkeynes@417 | 91 | CMP_imm8s_sh4r( 1, R_T ); sh4_x86.tstate = TSTATE_E; } \
|
nkeynes@669 | 92 | OP(0x70+sh4_x86.tstate); MARK_JMP8(label); OP(-1)
|
nkeynes@669 | 93 |
|
nkeynes@417 | 94 | /** Branch if T is clear (either in the current cflags or in sh4r.t) */
|
nkeynes@669 | 95 | #define JF_rel8(label) if( sh4_x86.tstate == TSTATE_NONE ) { \
|
nkeynes@417 | 96 | CMP_imm8s_sh4r( 1, R_T ); sh4_x86.tstate = TSTATE_E; } \
|
nkeynes@669 | 97 | OP(0x70+ (sh4_x86.tstate^1)); MARK_JMP8(label); OP(-1)
|
nkeynes@417 | 98 |
|
nkeynes@368 | 99 | static struct sh4_x86_state sh4_x86;
|
nkeynes@368 | 100 |
|
nkeynes@388 | 101 | static uint32_t max_int = 0x7FFFFFFF;
|
nkeynes@388 | 102 | static uint32_t min_int = 0x80000000;
|
nkeynes@394 | 103 | static uint32_t save_fcw; /* save value for fpu control word */
|
nkeynes@394 | 104 | static uint32_t trunc_fcw = 0x0F7F; /* fcw value for truncation mode */
|
nkeynes@386 | 105 |
|
nkeynes@669 | 106 | void sh4_translate_init(void)
|
nkeynes@368 | 107 | {
|
nkeynes@368 | 108 | sh4_x86.backpatch_list = malloc(DEFAULT_BACKPATCH_SIZE);
|
nkeynes@586 | 109 | sh4_x86.backpatch_size = DEFAULT_BACKPATCH_SIZE / sizeof(struct backpatch_record);
|
nkeynes@368 | 110 | }
|
nkeynes@368 | 111 |
|
nkeynes@368 | 112 |
|
nkeynes@586 | 113 | static void sh4_x86_add_backpatch( uint8_t *fixup_addr, uint32_t fixup_pc, uint32_t exc_code )
|
nkeynes@368 | 114 | {
|
nkeynes@368 | 115 | if( sh4_x86.backpatch_posn == sh4_x86.backpatch_size ) {
|
nkeynes@368 | 116 | sh4_x86.backpatch_size <<= 1;
|
nkeynes@586 | 117 | sh4_x86.backpatch_list = realloc( sh4_x86.backpatch_list,
|
nkeynes@586 | 118 | sh4_x86.backpatch_size * sizeof(struct backpatch_record));
|
nkeynes@368 | 119 | assert( sh4_x86.backpatch_list != NULL );
|
nkeynes@368 | 120 | }
|
nkeynes@586 | 121 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@586 | 122 | fixup_pc -= 2;
|
nkeynes@586 | 123 | }
|
nkeynes@604 | 124 | sh4_x86.backpatch_list[sh4_x86.backpatch_posn].fixup_offset =
|
nkeynes@604 | 125 | ((uint8_t *)fixup_addr) - ((uint8_t *)xlat_current_block->code);
|
nkeynes@586 | 126 | sh4_x86.backpatch_list[sh4_x86.backpatch_posn].fixup_icount = (fixup_pc - sh4_x86.block_start_pc)>>1;
|
nkeynes@586 | 127 | sh4_x86.backpatch_list[sh4_x86.backpatch_posn].exc_code = exc_code;
|
nkeynes@586 | 128 | sh4_x86.backpatch_posn++;
|
nkeynes@368 | 129 | }
|
nkeynes@368 | 130 |
|
nkeynes@359 | 131 | /**
|
nkeynes@359 | 132 | * Emit an instruction to load an SH4 reg into a real register
|
nkeynes@359 | 133 | */
|
nkeynes@359 | 134 | static inline void load_reg( int x86reg, int sh4reg )
|
nkeynes@359 | 135 | {
|
nkeynes@359 | 136 | /* mov [bp+n], reg */
|
nkeynes@361 | 137 | OP(0x8B);
|
nkeynes@361 | 138 | OP(0x45 + (x86reg<<3));
|
nkeynes@359 | 139 | OP(REG_OFFSET(r[sh4reg]));
|
nkeynes@359 | 140 | }
|
nkeynes@359 | 141 |
|
nkeynes@374 | 142 | static inline void load_reg16s( int x86reg, int sh4reg )
|
nkeynes@368 | 143 | {
|
nkeynes@374 | 144 | OP(0x0F);
|
nkeynes@374 | 145 | OP(0xBF);
|
nkeynes@374 | 146 | MODRM_r32_sh4r(x86reg, REG_OFFSET(r[sh4reg]));
|
nkeynes@368 | 147 | }
|
nkeynes@368 | 148 |
|
nkeynes@374 | 149 | static inline void load_reg16u( int x86reg, int sh4reg )
|
nkeynes@368 | 150 | {
|
nkeynes@374 | 151 | OP(0x0F);
|
nkeynes@374 | 152 | OP(0xB7);
|
nkeynes@374 | 153 | MODRM_r32_sh4r(x86reg, REG_OFFSET(r[sh4reg]));
|
nkeynes@374 | 154 |
|
nkeynes@368 | 155 | }
|
nkeynes@368 | 156 |
|
nkeynes@380 | 157 | #define load_spreg( x86reg, regoff ) MOV_sh4r_r32( regoff, x86reg )
|
nkeynes@380 | 158 | #define store_spreg( x86reg, regoff ) MOV_r32_sh4r( x86reg, regoff )
|
nkeynes@359 | 159 | /**
|
nkeynes@359 | 160 | * Emit an instruction to load an immediate value into a register
|
nkeynes@359 | 161 | */
|
nkeynes@359 | 162 | static inline void load_imm32( int x86reg, uint32_t value ) {
|
nkeynes@359 | 163 | /* mov #value, reg */
|
nkeynes@359 | 164 | OP(0xB8 + x86reg);
|
nkeynes@359 | 165 | OP32(value);
|
nkeynes@359 | 166 | }
|
nkeynes@359 | 167 |
|
nkeynes@359 | 168 | /**
|
nkeynes@527 | 169 | * Load an immediate 64-bit quantity (note: x86-64 only)
|
nkeynes@527 | 170 | */
|
nkeynes@527 | 171 | static inline void load_imm64( int x86reg, uint32_t value ) {
|
nkeynes@527 | 172 | /* mov #value, reg */
|
nkeynes@527 | 173 | REXW();
|
nkeynes@527 | 174 | OP(0xB8 + x86reg);
|
nkeynes@527 | 175 | OP64(value);
|
nkeynes@527 | 176 | }
|
nkeynes@527 | 177 |
|
nkeynes@527 | 178 | /**
|
nkeynes@359 | 179 | * Emit an instruction to store an SH4 reg (RN)
|
nkeynes@359 | 180 | */
|
nkeynes@359 | 181 | void static inline store_reg( int x86reg, int sh4reg ) {
|
nkeynes@359 | 182 | /* mov reg, [bp+n] */
|
nkeynes@361 | 183 | OP(0x89);
|
nkeynes@361 | 184 | OP(0x45 + (x86reg<<3));
|
nkeynes@359 | 185 | OP(REG_OFFSET(r[sh4reg]));
|
nkeynes@359 | 186 | }
|
nkeynes@374 | 187 |
|
nkeynes@375 | 188 | /**
|
nkeynes@375 | 189 | * Load an FR register (single-precision floating point) into an integer x86
|
nkeynes@375 | 190 | * register (eg for register-to-register moves)
|
nkeynes@375 | 191 | */
|
nkeynes@669 | 192 | #define load_fr(reg,frm) OP(0x8B); MODRM_r32_ebp32(reg, REG_OFFSET(fr[0][(frm)^1]) )
|
nkeynes@669 | 193 | #define load_xf(reg,frm) OP(0x8B); MODRM_r32_ebp32(reg, REG_OFFSET(fr[1][(frm)^1]) )
|
nkeynes@375 | 194 |
|
nkeynes@375 | 195 | /**
|
nkeynes@669 | 196 | * Load the low half of a DR register (DR or XD) into an integer x86 register
|
nkeynes@669 | 197 | */
|
nkeynes@669 | 198 | #define load_dr0(reg,frm) OP(0x8B); MODRM_r32_ebp32(reg, REG_OFFSET(fr[frm&1][frm|0x01]) )
|
nkeynes@669 | 199 | #define load_dr1(reg,frm) OP(0x8B); MODRM_r32_ebp32(reg, REG_OFFSET(fr[frm&1][frm&0x0E]) )
|
nkeynes@669 | 200 |
|
nkeynes@669 | 201 | /**
|
nkeynes@669 | 202 | * Store an FR register (single-precision floating point) from an integer x86+
|
nkeynes@375 | 203 | * register (eg for register-to-register moves)
|
nkeynes@375 | 204 | */
|
nkeynes@669 | 205 | #define store_fr(reg,frm) OP(0x89); MODRM_r32_ebp32( reg, REG_OFFSET(fr[0][(frm)^1]) )
|
nkeynes@669 | 206 | #define store_xf(reg,frm) OP(0x89); MODRM_r32_ebp32( reg, REG_OFFSET(fr[1][(frm)^1]) )
|
nkeynes@375 | 207 |
|
nkeynes@669 | 208 | #define store_dr0(reg,frm) OP(0x89); MODRM_r32_ebp32( reg, REG_OFFSET(fr[frm&1][frm|0x01]) )
|
nkeynes@669 | 209 | #define store_dr1(reg,frm) OP(0x89); MODRM_r32_ebp32( reg, REG_OFFSET(fr[frm&1][frm&0x0E]) )
|
nkeynes@375 | 210 |
|
nkeynes@374 | 211 |
|
nkeynes@669 | 212 | #define push_fpul() FLDF_sh4r(R_FPUL)
|
nkeynes@669 | 213 | #define pop_fpul() FSTPF_sh4r(R_FPUL)
|
nkeynes@669 | 214 | #define push_fr(frm) FLDF_sh4r( REG_OFFSET(fr[0][(frm)^1]) )
|
nkeynes@669 | 215 | #define pop_fr(frm) FSTPF_sh4r( REG_OFFSET(fr[0][(frm)^1]) )
|
nkeynes@669 | 216 | #define push_xf(frm) FLDF_sh4r( REG_OFFSET(fr[1][(frm)^1]) )
|
nkeynes@669 | 217 | #define pop_xf(frm) FSTPF_sh4r( REG_OFFSET(fr[1][(frm)^1]) )
|
nkeynes@669 | 218 | #define push_dr(frm) FLDD_sh4r( REG_OFFSET(fr[0][(frm)&0x0E]) )
|
nkeynes@669 | 219 | #define pop_dr(frm) FSTPD_sh4r( REG_OFFSET(fr[0][(frm)&0x0E]) )
|
nkeynes@669 | 220 | #define push_xdr(frm) FLDD_sh4r( REG_OFFSET(fr[1][(frm)&0x0E]) )
|
nkeynes@669 | 221 | #define pop_xdr(frm) FSTPD_sh4r( REG_OFFSET(fr[1][(frm)&0x0E]) )
|
nkeynes@377 | 222 |
|
nkeynes@377 | 223 |
|
nkeynes@374 | 224 |
|
nkeynes@368 | 225 | /* Exception checks - Note that all exception checks will clobber EAX */
|
nkeynes@416 | 226 |
|
nkeynes@416 | 227 | #define check_priv( ) \
|
nkeynes@416 | 228 | if( !sh4_x86.priv_checked ) { \
|
nkeynes@416 | 229 | sh4_x86.priv_checked = TRUE;\
|
nkeynes@416 | 230 | load_spreg( R_EAX, R_SR );\
|
nkeynes@416 | 231 | AND_imm32_r32( SR_MD, R_EAX );\
|
nkeynes@416 | 232 | if( sh4_x86.in_delay_slot ) {\
|
nkeynes@586 | 233 | JE_exc( EXC_SLOT_ILLEGAL );\
|
nkeynes@416 | 234 | } else {\
|
nkeynes@586 | 235 | JE_exc( EXC_ILLEGAL );\
|
nkeynes@416 | 236 | }\
|
nkeynes@416 | 237 | }\
|
nkeynes@416 | 238 |
|
nkeynes@416 | 239 | #define check_fpuen( ) \
|
nkeynes@416 | 240 | if( !sh4_x86.fpuen_checked ) {\
|
nkeynes@416 | 241 | sh4_x86.fpuen_checked = TRUE;\
|
nkeynes@416 | 242 | load_spreg( R_EAX, R_SR );\
|
nkeynes@416 | 243 | AND_imm32_r32( SR_FD, R_EAX );\
|
nkeynes@416 | 244 | if( sh4_x86.in_delay_slot ) {\
|
nkeynes@586 | 245 | JNE_exc(EXC_SLOT_FPU_DISABLED);\
|
nkeynes@416 | 246 | } else {\
|
nkeynes@586 | 247 | JNE_exc(EXC_FPU_DISABLED);\
|
nkeynes@416 | 248 | }\
|
nkeynes@416 | 249 | }
|
nkeynes@416 | 250 |
|
nkeynes@586 | 251 | #define check_ralign16( x86reg ) \
|
nkeynes@586 | 252 | TEST_imm32_r32( 0x00000001, x86reg ); \
|
nkeynes@586 | 253 | JNE_exc(EXC_DATA_ADDR_READ)
|
nkeynes@416 | 254 |
|
nkeynes@586 | 255 | #define check_walign16( x86reg ) \
|
nkeynes@586 | 256 | TEST_imm32_r32( 0x00000001, x86reg ); \
|
nkeynes@586 | 257 | JNE_exc(EXC_DATA_ADDR_WRITE);
|
nkeynes@368 | 258 |
|
nkeynes@586 | 259 | #define check_ralign32( x86reg ) \
|
nkeynes@586 | 260 | TEST_imm32_r32( 0x00000003, x86reg ); \
|
nkeynes@586 | 261 | JNE_exc(EXC_DATA_ADDR_READ)
|
nkeynes@368 | 262 |
|
nkeynes@586 | 263 | #define check_walign32( x86reg ) \
|
nkeynes@586 | 264 | TEST_imm32_r32( 0x00000003, x86reg ); \
|
nkeynes@586 | 265 | JNE_exc(EXC_DATA_ADDR_WRITE);
|
nkeynes@368 | 266 |
|
nkeynes@361 | 267 | #define UNDEF()
|
nkeynes@361 | 268 | #define MEM_RESULT(value_reg) if(value_reg != R_EAX) { MOV_r32_r32(R_EAX,value_reg); }
|
nkeynes@361 | 269 | #define MEM_READ_BYTE( addr_reg, value_reg ) call_func1(sh4_read_byte, addr_reg ); MEM_RESULT(value_reg)
|
nkeynes@361 | 270 | #define MEM_READ_WORD( addr_reg, value_reg ) call_func1(sh4_read_word, addr_reg ); MEM_RESULT(value_reg)
|
nkeynes@361 | 271 | #define MEM_READ_LONG( addr_reg, value_reg ) call_func1(sh4_read_long, addr_reg ); MEM_RESULT(value_reg)
|
nkeynes@361 | 272 | #define MEM_WRITE_BYTE( addr_reg, value_reg ) call_func2(sh4_write_byte, addr_reg, value_reg)
|
nkeynes@361 | 273 | #define MEM_WRITE_WORD( addr_reg, value_reg ) call_func2(sh4_write_word, addr_reg, value_reg)
|
nkeynes@361 | 274 | #define MEM_WRITE_LONG( addr_reg, value_reg ) call_func2(sh4_write_long, addr_reg, value_reg)
|
nkeynes@361 | 275 |
|
nkeynes@586 | 276 | /**
|
nkeynes@586 | 277 | * Perform MMU translation on the address in addr_reg for a read operation, iff the TLB is turned
|
nkeynes@586 | 278 | * on, otherwise do nothing. Clobbers EAX, ECX and EDX. May raise a TLB exception or address error.
|
nkeynes@586 | 279 | */
|
nkeynes@586 | 280 | #define MMU_TRANSLATE_READ( addr_reg ) if( sh4_x86.tlb_on ) { call_func1(mmu_vma_to_phys_read, addr_reg); CMP_imm32_r32(MMU_VMA_ERROR, R_EAX); JE_exc(-1); MEM_RESULT(addr_reg); }
|
nkeynes@596 | 281 |
|
nkeynes@596 | 282 | #define MMU_TRANSLATE_READ_EXC( addr_reg, exc_code ) if( sh4_x86.tlb_on ) { call_func1(mmu_vma_to_phys_read, addr_reg); CMP_imm32_r32(MMU_VMA_ERROR, R_EAX); JE_exc(exc_code); MEM_RESULT(addr_reg) }
|
nkeynes@586 | 283 | /**
|
nkeynes@586 | 284 | * Perform MMU translation on the address in addr_reg for a write operation, iff the TLB is turned
|
nkeynes@586 | 285 | * on, otherwise do nothing. Clobbers EAX, ECX and EDX. May raise a TLB exception or address error.
|
nkeynes@586 | 286 | */
|
nkeynes@586 | 287 | #define MMU_TRANSLATE_WRITE( addr_reg ) if( sh4_x86.tlb_on ) { call_func1(mmu_vma_to_phys_write, addr_reg); CMP_imm32_r32(MMU_VMA_ERROR, R_EAX); JE_exc(-1); MEM_RESULT(addr_reg); }
|
nkeynes@368 | 288 |
|
nkeynes@586 | 289 | #define MEM_READ_SIZE (CALL_FUNC1_SIZE)
|
nkeynes@586 | 290 | #define MEM_WRITE_SIZE (CALL_FUNC2_SIZE)
|
nkeynes@586 | 291 | #define MMU_TRANSLATE_SIZE (sh4_x86.tlb_on ? (CALL_FUNC1_SIZE + 12) : 0 )
|
nkeynes@586 | 292 |
|
nkeynes@590 | 293 | #define SLOTILLEGAL() JMP_exc(EXC_SLOT_ILLEGAL); sh4_x86.in_delay_slot = DELAY_NONE; return 1;
|
nkeynes@388 | 294 |
|
nkeynes@539 | 295 | /****** Import appropriate calling conventions ******/
|
nkeynes@539 | 296 | #if SH4_TRANSLATOR == TARGET_X86_64
|
nkeynes@539 | 297 | #include "sh4/ia64abi.h"
|
nkeynes@539 | 298 | #else /* SH4_TRANSLATOR == TARGET_X86 */
|
nkeynes@539 | 299 | #ifdef APPLE_BUILD
|
nkeynes@539 | 300 | #include "sh4/ia32mac.h"
|
nkeynes@539 | 301 | #else
|
nkeynes@539 | 302 | #include "sh4/ia32abi.h"
|
nkeynes@539 | 303 | #endif
|
nkeynes@539 | 304 | #endif
|
nkeynes@539 | 305 |
|
nkeynes@593 | 306 | uint32_t sh4_translate_end_block_size()
|
nkeynes@593 | 307 | {
|
nkeynes@596 | 308 | if( sh4_x86.backpatch_posn <= 3 ) {
|
nkeynes@596 | 309 | return EPILOGUE_SIZE + (sh4_x86.backpatch_posn*12);
|
nkeynes@596 | 310 | } else {
|
nkeynes@596 | 311 | return EPILOGUE_SIZE + 48 + (sh4_x86.backpatch_posn-3)*15;
|
nkeynes@596 | 312 | }
|
nkeynes@593 | 313 | }
|
nkeynes@593 | 314 |
|
nkeynes@593 | 315 |
|
nkeynes@590 | 316 | /**
|
nkeynes@590 | 317 | * Embed a breakpoint into the generated code
|
nkeynes@590 | 318 | */
|
nkeynes@586 | 319 | void sh4_translate_emit_breakpoint( sh4vma_t pc )
|
nkeynes@586 | 320 | {
|
nkeynes@591 | 321 | load_imm32( R_EAX, pc );
|
nkeynes@591 | 322 | call_func1( sh4_translate_breakpoint_hit, R_EAX );
|
nkeynes@586 | 323 | }
|
nkeynes@590 | 324 |
|
nkeynes@601 | 325 |
|
nkeynes@601 | 326 | #define UNTRANSLATABLE(pc) !IS_IN_ICACHE(pc)
|
nkeynes@601 | 327 |
|
nkeynes@590 | 328 | /**
|
nkeynes@590 | 329 | * Embed a call to sh4_execute_instruction for situations that we
|
nkeynes@601 | 330 | * can't translate (just page-crossing delay slots at the moment).
|
nkeynes@601 | 331 | * Caller is responsible for setting new_pc before calling this function.
|
nkeynes@601 | 332 | *
|
nkeynes@601 | 333 | * Performs:
|
nkeynes@601 | 334 | * Set PC = endpc
|
nkeynes@601 | 335 | * Set sh4r.in_delay_slot = sh4_x86.in_delay_slot
|
nkeynes@601 | 336 | * Update slice_cycle for endpc+2 (single step doesn't update slice_cycle)
|
nkeynes@601 | 337 | * Call sh4_execute_instruction
|
nkeynes@601 | 338 | * Call xlat_get_code_by_vma / xlat_get_code as for normal exit
|
nkeynes@590 | 339 | */
|
nkeynes@601 | 340 | void exit_block_emu( sh4vma_t endpc )
|
nkeynes@590 | 341 | {
|
nkeynes@590 | 342 | load_imm32( R_ECX, endpc - sh4_x86.block_start_pc ); // 5
|
nkeynes@590 | 343 | ADD_r32_sh4r( R_ECX, R_PC );
|
nkeynes@586 | 344 |
|
nkeynes@601 | 345 | load_imm32( R_ECX, (((endpc - sh4_x86.block_start_pc)>>1)+1)*sh4_cpu_period ); // 5
|
nkeynes@590 | 346 | ADD_r32_sh4r( R_ECX, REG_OFFSET(slice_cycle) ); // 6
|
nkeynes@590 | 347 | load_imm32( R_ECX, sh4_x86.in_delay_slot ? 1 : 0 );
|
nkeynes@590 | 348 | store_spreg( R_ECX, REG_OFFSET(in_delay_slot) );
|
nkeynes@590 | 349 |
|
nkeynes@590 | 350 | call_func0( sh4_execute_instruction );
|
nkeynes@601 | 351 | load_spreg( R_EAX, R_PC );
|
nkeynes@590 | 352 | if( sh4_x86.tlb_on ) {
|
nkeynes@590 | 353 | call_func1(xlat_get_code_by_vma,R_EAX);
|
nkeynes@590 | 354 | } else {
|
nkeynes@590 | 355 | call_func1(xlat_get_code,R_EAX);
|
nkeynes@590 | 356 | }
|
nkeynes@601 | 357 | AND_imm8s_rptr( 0xFC, R_EAX );
|
nkeynes@590 | 358 | POP_r32(R_EBP);
|
nkeynes@590 | 359 | RET();
|
nkeynes@590 | 360 | }
|
nkeynes@539 | 361 |
|
nkeynes@359 | 362 | /**
|
nkeynes@359 | 363 | * Translate a single instruction. Delayed branches are handled specially
|
nkeynes@359 | 364 | * by translating both branch and delayed instruction as a single unit (as
|
nkeynes@359 | 365 | *
|
nkeynes@586 | 366 | * The instruction MUST be in the icache (assert check)
|
nkeynes@359 | 367 | *
|
nkeynes@359 | 368 | * @return true if the instruction marks the end of a basic block
|
nkeynes@359 | 369 | * (eg a branch or
|
nkeynes@359 | 370 | */
|
nkeynes@590 | 371 | uint32_t sh4_translate_instruction( sh4vma_t pc )
|
nkeynes@359 | 372 | {
|
nkeynes@388 | 373 | uint32_t ir;
|
nkeynes@586 | 374 | /* Read instruction from icache */
|
nkeynes@586 | 375 | assert( IS_IN_ICACHE(pc) );
|
nkeynes@586 | 376 | ir = *(uint16_t *)GET_ICACHE_PTR(pc);
|
nkeynes@586 | 377 |
|
nkeynes@586 | 378 | /* PC is not in the current icache - this usually means we're running
|
nkeynes@586 | 379 | * with MMU on, and we've gone past the end of the page. And since
|
nkeynes@586 | 380 | * sh4_translate_block is pretty careful about this, it means we're
|
nkeynes@586 | 381 | * almost certainly in a delay slot.
|
nkeynes@586 | 382 | *
|
nkeynes@586 | 383 | * Since we can't assume the page is present (and we can't fault it in
|
nkeynes@586 | 384 | * at this point, inline a call to sh4_execute_instruction (with a few
|
nkeynes@586 | 385 | * small repairs to cope with the different environment).
|
nkeynes@586 | 386 | */
|
nkeynes@586 | 387 |
|
nkeynes@586 | 388 | if( !sh4_x86.in_delay_slot ) {
|
nkeynes@596 | 389 | sh4_translate_add_recovery( (pc - sh4_x86.block_start_pc)>>1 );
|
nkeynes@388 | 390 | }
|
nkeynes@359 | 391 | switch( (ir&0xF000) >> 12 ) {
|
nkeynes@359 | 392 | case 0x0:
|
nkeynes@359 | 393 | switch( ir&0xF ) {
|
nkeynes@359 | 394 | case 0x2:
|
nkeynes@359 | 395 | switch( (ir&0x80) >> 7 ) {
|
nkeynes@359 | 396 | case 0x0:
|
nkeynes@359 | 397 | switch( (ir&0x70) >> 4 ) {
|
nkeynes@359 | 398 | case 0x0:
|
nkeynes@359 | 399 | { /* STC SR, Rn */
|
nkeynes@359 | 400 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 401 | COUNT_INST(I_STCSR);
|
nkeynes@386 | 402 | check_priv();
|
nkeynes@374 | 403 | call_func0(sh4_read_sr);
|
nkeynes@368 | 404 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 405 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 406 | }
|
nkeynes@359 | 407 | break;
|
nkeynes@359 | 408 | case 0x1:
|
nkeynes@359 | 409 | { /* STC GBR, Rn */
|
nkeynes@359 | 410 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 411 | COUNT_INST(I_STC);
|
nkeynes@359 | 412 | load_spreg( R_EAX, R_GBR );
|
nkeynes@359 | 413 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 414 | }
|
nkeynes@359 | 415 | break;
|
nkeynes@359 | 416 | case 0x2:
|
nkeynes@359 | 417 | { /* STC VBR, Rn */
|
nkeynes@359 | 418 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 419 | COUNT_INST(I_STC);
|
nkeynes@386 | 420 | check_priv();
|
nkeynes@359 | 421 | load_spreg( R_EAX, R_VBR );
|
nkeynes@359 | 422 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 423 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 424 | }
|
nkeynes@359 | 425 | break;
|
nkeynes@359 | 426 | case 0x3:
|
nkeynes@359 | 427 | { /* STC SSR, Rn */
|
nkeynes@359 | 428 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 429 | COUNT_INST(I_STC);
|
nkeynes@386 | 430 | check_priv();
|
nkeynes@359 | 431 | load_spreg( R_EAX, R_SSR );
|
nkeynes@359 | 432 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 433 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 434 | }
|
nkeynes@359 | 435 | break;
|
nkeynes@359 | 436 | case 0x4:
|
nkeynes@359 | 437 | { /* STC SPC, Rn */
|
nkeynes@359 | 438 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 439 | COUNT_INST(I_STC);
|
nkeynes@386 | 440 | check_priv();
|
nkeynes@359 | 441 | load_spreg( R_EAX, R_SPC );
|
nkeynes@359 | 442 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 443 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 444 | }
|
nkeynes@359 | 445 | break;
|
nkeynes@359 | 446 | default:
|
nkeynes@359 | 447 | UNDEF();
|
nkeynes@359 | 448 | break;
|
nkeynes@359 | 449 | }
|
nkeynes@359 | 450 | break;
|
nkeynes@359 | 451 | case 0x1:
|
nkeynes@359 | 452 | { /* STC Rm_BANK, Rn */
|
nkeynes@359 | 453 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm_BANK = ((ir>>4)&0x7);
|
nkeynes@671 | 454 | COUNT_INST(I_STC);
|
nkeynes@386 | 455 | check_priv();
|
nkeynes@374 | 456 | load_spreg( R_EAX, REG_OFFSET(r_bank[Rm_BANK]) );
|
nkeynes@374 | 457 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 458 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 459 | }
|
nkeynes@359 | 460 | break;
|
nkeynes@359 | 461 | }
|
nkeynes@359 | 462 | break;
|
nkeynes@359 | 463 | case 0x3:
|
nkeynes@359 | 464 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 465 | case 0x0:
|
nkeynes@359 | 466 | { /* BSRF Rn */
|
nkeynes@359 | 467 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 468 | COUNT_INST(I_BSRF);
|
nkeynes@374 | 469 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 470 | SLOTILLEGAL();
|
nkeynes@374 | 471 | } else {
|
nkeynes@590 | 472 | load_spreg( R_EAX, R_PC );
|
nkeynes@590 | 473 | ADD_imm32_r32( pc + 4 - sh4_x86.block_start_pc, R_EAX );
|
nkeynes@590 | 474 | store_spreg( R_EAX, R_PR );
|
nkeynes@590 | 475 | ADD_sh4r_r32( REG_OFFSET(r[Rn]), R_EAX );
|
nkeynes@590 | 476 | store_spreg( R_EAX, R_NEW_PC );
|
nkeynes@590 | 477 |
|
nkeynes@601 | 478 | sh4_x86.in_delay_slot = DELAY_PC;
|
nkeynes@417 | 479 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@409 | 480 | sh4_x86.branch_taken = TRUE;
|
nkeynes@601 | 481 | if( UNTRANSLATABLE(pc+2) ) {
|
nkeynes@601 | 482 | exit_block_emu(pc+2);
|
nkeynes@601 | 483 | return 2;
|
nkeynes@601 | 484 | } else {
|
nkeynes@601 | 485 | sh4_translate_instruction( pc + 2 );
|
nkeynes@601 | 486 | exit_block_newpcset(pc+2);
|
nkeynes@601 | 487 | return 4;
|
nkeynes@601 | 488 | }
|
nkeynes@374 | 489 | }
|
nkeynes@359 | 490 | }
|
nkeynes@359 | 491 | break;
|
nkeynes@359 | 492 | case 0x2:
|
nkeynes@359 | 493 | { /* BRAF Rn */
|
nkeynes@359 | 494 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 495 | COUNT_INST(I_BRAF);
|
nkeynes@374 | 496 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 497 | SLOTILLEGAL();
|
nkeynes@374 | 498 | } else {
|
nkeynes@590 | 499 | load_spreg( R_EAX, R_PC );
|
nkeynes@590 | 500 | ADD_imm32_r32( pc + 4 - sh4_x86.block_start_pc, R_EAX );
|
nkeynes@590 | 501 | ADD_sh4r_r32( REG_OFFSET(r[Rn]), R_EAX );
|
nkeynes@590 | 502 | store_spreg( R_EAX, R_NEW_PC );
|
nkeynes@590 | 503 | sh4_x86.in_delay_slot = DELAY_PC;
|
nkeynes@417 | 504 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@409 | 505 | sh4_x86.branch_taken = TRUE;
|
nkeynes@601 | 506 | if( UNTRANSLATABLE(pc+2) ) {
|
nkeynes@601 | 507 | exit_block_emu(pc+2);
|
nkeynes@601 | 508 | return 2;
|
nkeynes@601 | 509 | } else {
|
nkeynes@601 | 510 | sh4_translate_instruction( pc + 2 );
|
nkeynes@601 | 511 | exit_block_newpcset(pc+2);
|
nkeynes@601 | 512 | return 4;
|
nkeynes@601 | 513 | }
|
nkeynes@374 | 514 | }
|
nkeynes@359 | 515 | }
|
nkeynes@359 | 516 | break;
|
nkeynes@359 | 517 | case 0x8:
|
nkeynes@359 | 518 | { /* PREF @Rn */
|
nkeynes@359 | 519 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 520 | COUNT_INST(I_PREF);
|
nkeynes@374 | 521 | load_reg( R_EAX, Rn );
|
nkeynes@532 | 522 | MOV_r32_r32( R_EAX, R_ECX );
|
nkeynes@374 | 523 | AND_imm32_r32( 0xFC000000, R_EAX );
|
nkeynes@374 | 524 | CMP_imm32_r32( 0xE0000000, R_EAX );
|
nkeynes@669 | 525 | JNE_rel8(end);
|
nkeynes@532 | 526 | call_func1( sh4_flush_store_queue, R_ECX );
|
nkeynes@586 | 527 | TEST_r32_r32( R_EAX, R_EAX );
|
nkeynes@586 | 528 | JE_exc(-1);
|
nkeynes@380 | 529 | JMP_TARGET(end);
|
nkeynes@417 | 530 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 531 | }
|
nkeynes@359 | 532 | break;
|
nkeynes@359 | 533 | case 0x9:
|
nkeynes@359 | 534 | { /* OCBI @Rn */
|
nkeynes@359 | 535 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 536 | COUNT_INST(I_OCBI);
|
nkeynes@359 | 537 | }
|
nkeynes@359 | 538 | break;
|
nkeynes@359 | 539 | case 0xA:
|
nkeynes@359 | 540 | { /* OCBP @Rn */
|
nkeynes@359 | 541 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 542 | COUNT_INST(I_OCBP);
|
nkeynes@359 | 543 | }
|
nkeynes@359 | 544 | break;
|
nkeynes@359 | 545 | case 0xB:
|
nkeynes@359 | 546 | { /* OCBWB @Rn */
|
nkeynes@359 | 547 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 548 | COUNT_INST(I_OCBWB);
|
nkeynes@359 | 549 | }
|
nkeynes@359 | 550 | break;
|
nkeynes@359 | 551 | case 0xC:
|
nkeynes@359 | 552 | { /* MOVCA.L R0, @Rn */
|
nkeynes@359 | 553 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 554 | COUNT_INST(I_MOVCA);
|
nkeynes@586 | 555 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 556 | check_walign32( R_EAX );
|
nkeynes@586 | 557 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 558 | load_reg( R_EDX, 0 );
|
nkeynes@586 | 559 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 560 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 561 | }
|
nkeynes@359 | 562 | break;
|
nkeynes@359 | 563 | default:
|
nkeynes@359 | 564 | UNDEF();
|
nkeynes@359 | 565 | break;
|
nkeynes@359 | 566 | }
|
nkeynes@359 | 567 | break;
|
nkeynes@359 | 568 | case 0x4:
|
nkeynes@359 | 569 | { /* MOV.B Rm, @(R0, Rn) */
|
nkeynes@359 | 570 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 571 | COUNT_INST(I_MOVB);
|
nkeynes@359 | 572 | load_reg( R_EAX, 0 );
|
nkeynes@359 | 573 | load_reg( R_ECX, Rn );
|
nkeynes@586 | 574 | ADD_r32_r32( R_ECX, R_EAX );
|
nkeynes@586 | 575 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 576 | load_reg( R_EDX, Rm );
|
nkeynes@586 | 577 | MEM_WRITE_BYTE( R_EAX, R_EDX );
|
nkeynes@417 | 578 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 579 | }
|
nkeynes@359 | 580 | break;
|
nkeynes@359 | 581 | case 0x5:
|
nkeynes@359 | 582 | { /* MOV.W Rm, @(R0, Rn) */
|
nkeynes@359 | 583 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 584 | COUNT_INST(I_MOVW);
|
nkeynes@361 | 585 | load_reg( R_EAX, 0 );
|
nkeynes@361 | 586 | load_reg( R_ECX, Rn );
|
nkeynes@586 | 587 | ADD_r32_r32( R_ECX, R_EAX );
|
nkeynes@586 | 588 | check_walign16( R_EAX );
|
nkeynes@586 | 589 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 590 | load_reg( R_EDX, Rm );
|
nkeynes@586 | 591 | MEM_WRITE_WORD( R_EAX, R_EDX );
|
nkeynes@417 | 592 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 593 | }
|
nkeynes@359 | 594 | break;
|
nkeynes@359 | 595 | case 0x6:
|
nkeynes@359 | 596 | { /* MOV.L Rm, @(R0, Rn) */
|
nkeynes@359 | 597 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 598 | COUNT_INST(I_MOVL);
|
nkeynes@361 | 599 | load_reg( R_EAX, 0 );
|
nkeynes@361 | 600 | load_reg( R_ECX, Rn );
|
nkeynes@586 | 601 | ADD_r32_r32( R_ECX, R_EAX );
|
nkeynes@586 | 602 | check_walign32( R_EAX );
|
nkeynes@586 | 603 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 604 | load_reg( R_EDX, Rm );
|
nkeynes@586 | 605 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 606 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 607 | }
|
nkeynes@359 | 608 | break;
|
nkeynes@359 | 609 | case 0x7:
|
nkeynes@359 | 610 | { /* MUL.L Rm, Rn */
|
nkeynes@359 | 611 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 612 | COUNT_INST(I_MULL);
|
nkeynes@361 | 613 | load_reg( R_EAX, Rm );
|
nkeynes@361 | 614 | load_reg( R_ECX, Rn );
|
nkeynes@361 | 615 | MUL_r32( R_ECX );
|
nkeynes@361 | 616 | store_spreg( R_EAX, R_MACL );
|
nkeynes@417 | 617 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 618 | }
|
nkeynes@359 | 619 | break;
|
nkeynes@359 | 620 | case 0x8:
|
nkeynes@359 | 621 | switch( (ir&0xFF0) >> 4 ) {
|
nkeynes@359 | 622 | case 0x0:
|
nkeynes@359 | 623 | { /* CLRT */
|
nkeynes@671 | 624 | COUNT_INST(I_CLRT);
|
nkeynes@374 | 625 | CLC();
|
nkeynes@374 | 626 | SETC_t();
|
nkeynes@417 | 627 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 628 | }
|
nkeynes@359 | 629 | break;
|
nkeynes@359 | 630 | case 0x1:
|
nkeynes@359 | 631 | { /* SETT */
|
nkeynes@671 | 632 | COUNT_INST(I_SETT);
|
nkeynes@374 | 633 | STC();
|
nkeynes@374 | 634 | SETC_t();
|
nkeynes@417 | 635 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 636 | }
|
nkeynes@359 | 637 | break;
|
nkeynes@359 | 638 | case 0x2:
|
nkeynes@359 | 639 | { /* CLRMAC */
|
nkeynes@671 | 640 | COUNT_INST(I_CLRMAC);
|
nkeynes@374 | 641 | XOR_r32_r32(R_EAX, R_EAX);
|
nkeynes@374 | 642 | store_spreg( R_EAX, R_MACL );
|
nkeynes@374 | 643 | store_spreg( R_EAX, R_MACH );
|
nkeynes@417 | 644 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 645 | }
|
nkeynes@359 | 646 | break;
|
nkeynes@359 | 647 | case 0x3:
|
nkeynes@359 | 648 | { /* LDTLB */
|
nkeynes@671 | 649 | COUNT_INST(I_LDTLB);
|
nkeynes@553 | 650 | call_func0( MMU_ldtlb );
|
nkeynes@359 | 651 | }
|
nkeynes@359 | 652 | break;
|
nkeynes@359 | 653 | case 0x4:
|
nkeynes@359 | 654 | { /* CLRS */
|
nkeynes@671 | 655 | COUNT_INST(I_CLRS);
|
nkeynes@374 | 656 | CLC();
|
nkeynes@374 | 657 | SETC_sh4r(R_S);
|
nkeynes@417 | 658 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 659 | }
|
nkeynes@359 | 660 | break;
|
nkeynes@359 | 661 | case 0x5:
|
nkeynes@359 | 662 | { /* SETS */
|
nkeynes@671 | 663 | COUNT_INST(I_SETS);
|
nkeynes@374 | 664 | STC();
|
nkeynes@374 | 665 | SETC_sh4r(R_S);
|
nkeynes@417 | 666 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 667 | }
|
nkeynes@359 | 668 | break;
|
nkeynes@359 | 669 | default:
|
nkeynes@359 | 670 | UNDEF();
|
nkeynes@359 | 671 | break;
|
nkeynes@359 | 672 | }
|
nkeynes@359 | 673 | break;
|
nkeynes@359 | 674 | case 0x9:
|
nkeynes@359 | 675 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 676 | case 0x0:
|
nkeynes@359 | 677 | { /* NOP */
|
nkeynes@671 | 678 | COUNT_INST(I_NOP);
|
nkeynes@359 | 679 | /* Do nothing. Well, we could emit an 0x90, but what would really be the point? */
|
nkeynes@359 | 680 | }
|
nkeynes@359 | 681 | break;
|
nkeynes@359 | 682 | case 0x1:
|
nkeynes@359 | 683 | { /* DIV0U */
|
nkeynes@671 | 684 | COUNT_INST(I_DIV0U);
|
nkeynes@361 | 685 | XOR_r32_r32( R_EAX, R_EAX );
|
nkeynes@361 | 686 | store_spreg( R_EAX, R_Q );
|
nkeynes@361 | 687 | store_spreg( R_EAX, R_M );
|
nkeynes@361 | 688 | store_spreg( R_EAX, R_T );
|
nkeynes@417 | 689 | sh4_x86.tstate = TSTATE_C; // works for DIV1
|
nkeynes@359 | 690 | }
|
nkeynes@359 | 691 | break;
|
nkeynes@359 | 692 | case 0x2:
|
nkeynes@359 | 693 | { /* MOVT Rn */
|
nkeynes@359 | 694 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 695 | COUNT_INST(I_MOVT);
|
nkeynes@359 | 696 | load_spreg( R_EAX, R_T );
|
nkeynes@359 | 697 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 698 | }
|
nkeynes@359 | 699 | break;
|
nkeynes@359 | 700 | default:
|
nkeynes@359 | 701 | UNDEF();
|
nkeynes@359 | 702 | break;
|
nkeynes@359 | 703 | }
|
nkeynes@359 | 704 | break;
|
nkeynes@359 | 705 | case 0xA:
|
nkeynes@359 | 706 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 707 | case 0x0:
|
nkeynes@359 | 708 | { /* STS MACH, Rn */
|
nkeynes@359 | 709 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 710 | COUNT_INST(I_STS);
|
nkeynes@359 | 711 | load_spreg( R_EAX, R_MACH );
|
nkeynes@359 | 712 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 713 | }
|
nkeynes@359 | 714 | break;
|
nkeynes@359 | 715 | case 0x1:
|
nkeynes@359 | 716 | { /* STS MACL, Rn */
|
nkeynes@359 | 717 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 718 | COUNT_INST(I_STS);
|
nkeynes@359 | 719 | load_spreg( R_EAX, R_MACL );
|
nkeynes@359 | 720 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 721 | }
|
nkeynes@359 | 722 | break;
|
nkeynes@359 | 723 | case 0x2:
|
nkeynes@359 | 724 | { /* STS PR, Rn */
|
nkeynes@359 | 725 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 726 | COUNT_INST(I_STS);
|
nkeynes@359 | 727 | load_spreg( R_EAX, R_PR );
|
nkeynes@359 | 728 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 729 | }
|
nkeynes@359 | 730 | break;
|
nkeynes@359 | 731 | case 0x3:
|
nkeynes@359 | 732 | { /* STC SGR, Rn */
|
nkeynes@359 | 733 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 734 | COUNT_INST(I_STC);
|
nkeynes@386 | 735 | check_priv();
|
nkeynes@359 | 736 | load_spreg( R_EAX, R_SGR );
|
nkeynes@359 | 737 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 738 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 739 | }
|
nkeynes@359 | 740 | break;
|
nkeynes@359 | 741 | case 0x5:
|
nkeynes@359 | 742 | { /* STS FPUL, Rn */
|
nkeynes@359 | 743 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 744 | COUNT_INST(I_STS);
|
nkeynes@626 | 745 | check_fpuen();
|
nkeynes@359 | 746 | load_spreg( R_EAX, R_FPUL );
|
nkeynes@359 | 747 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 748 | }
|
nkeynes@359 | 749 | break;
|
nkeynes@359 | 750 | case 0x6:
|
nkeynes@359 | 751 | { /* STS FPSCR, Rn */
|
nkeynes@359 | 752 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 753 | COUNT_INST(I_STS);
|
nkeynes@626 | 754 | check_fpuen();
|
nkeynes@359 | 755 | load_spreg( R_EAX, R_FPSCR );
|
nkeynes@359 | 756 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 757 | }
|
nkeynes@359 | 758 | break;
|
nkeynes@359 | 759 | case 0xF:
|
nkeynes@359 | 760 | { /* STC DBR, Rn */
|
nkeynes@359 | 761 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 762 | COUNT_INST(I_STC);
|
nkeynes@386 | 763 | check_priv();
|
nkeynes@359 | 764 | load_spreg( R_EAX, R_DBR );
|
nkeynes@359 | 765 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 766 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 767 | }
|
nkeynes@359 | 768 | break;
|
nkeynes@359 | 769 | default:
|
nkeynes@359 | 770 | UNDEF();
|
nkeynes@359 | 771 | break;
|
nkeynes@359 | 772 | }
|
nkeynes@359 | 773 | break;
|
nkeynes@359 | 774 | case 0xB:
|
nkeynes@359 | 775 | switch( (ir&0xFF0) >> 4 ) {
|
nkeynes@359 | 776 | case 0x0:
|
nkeynes@359 | 777 | { /* RTS */
|
nkeynes@671 | 778 | COUNT_INST(I_RTS);
|
nkeynes@374 | 779 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 780 | SLOTILLEGAL();
|
nkeynes@374 | 781 | } else {
|
nkeynes@408 | 782 | load_spreg( R_ECX, R_PR );
|
nkeynes@590 | 783 | store_spreg( R_ECX, R_NEW_PC );
|
nkeynes@590 | 784 | sh4_x86.in_delay_slot = DELAY_PC;
|
nkeynes@409 | 785 | sh4_x86.branch_taken = TRUE;
|
nkeynes@601 | 786 | if( UNTRANSLATABLE(pc+2) ) {
|
nkeynes@601 | 787 | exit_block_emu(pc+2);
|
nkeynes@601 | 788 | return 2;
|
nkeynes@601 | 789 | } else {
|
nkeynes@601 | 790 | sh4_translate_instruction(pc+2);
|
nkeynes@601 | 791 | exit_block_newpcset(pc+2);
|
nkeynes@601 | 792 | return 4;
|
nkeynes@601 | 793 | }
|
nkeynes@374 | 794 | }
|
nkeynes@359 | 795 | }
|
nkeynes@359 | 796 | break;
|
nkeynes@359 | 797 | case 0x1:
|
nkeynes@359 | 798 | { /* SLEEP */
|
nkeynes@671 | 799 | COUNT_INST(I_SLEEP);
|
nkeynes@388 | 800 | check_priv();
|
nkeynes@388 | 801 | call_func0( sh4_sleep );
|
nkeynes@417 | 802 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@590 | 803 | sh4_x86.in_delay_slot = DELAY_NONE;
|
nkeynes@408 | 804 | return 2;
|
nkeynes@359 | 805 | }
|
nkeynes@359 | 806 | break;
|
nkeynes@359 | 807 | case 0x2:
|
nkeynes@359 | 808 | { /* RTE */
|
nkeynes@671 | 809 | COUNT_INST(I_RTE);
|
nkeynes@374 | 810 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 811 | SLOTILLEGAL();
|
nkeynes@374 | 812 | } else {
|
nkeynes@408 | 813 | check_priv();
|
nkeynes@408 | 814 | load_spreg( R_ECX, R_SPC );
|
nkeynes@590 | 815 | store_spreg( R_ECX, R_NEW_PC );
|
nkeynes@374 | 816 | load_spreg( R_EAX, R_SSR );
|
nkeynes@374 | 817 | call_func1( sh4_write_sr, R_EAX );
|
nkeynes@590 | 818 | sh4_x86.in_delay_slot = DELAY_PC;
|
nkeynes@377 | 819 | sh4_x86.priv_checked = FALSE;
|
nkeynes@377 | 820 | sh4_x86.fpuen_checked = FALSE;
|
nkeynes@417 | 821 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@409 | 822 | sh4_x86.branch_taken = TRUE;
|
nkeynes@601 | 823 | if( UNTRANSLATABLE(pc+2) ) {
|
nkeynes@601 | 824 | exit_block_emu(pc+2);
|
nkeynes@601 | 825 | return 2;
|
nkeynes@601 | 826 | } else {
|
nkeynes@601 | 827 | sh4_translate_instruction(pc+2);
|
nkeynes@601 | 828 | exit_block_newpcset(pc+2);
|
nkeynes@601 | 829 | return 4;
|
nkeynes@601 | 830 | }
|
nkeynes@374 | 831 | }
|
nkeynes@359 | 832 | }
|
nkeynes@359 | 833 | break;
|
nkeynes@359 | 834 | default:
|
nkeynes@359 | 835 | UNDEF();
|
nkeynes@359 | 836 | break;
|
nkeynes@359 | 837 | }
|
nkeynes@359 | 838 | break;
|
nkeynes@359 | 839 | case 0xC:
|
nkeynes@359 | 840 | { /* MOV.B @(R0, Rm), Rn */
|
nkeynes@359 | 841 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 842 | COUNT_INST(I_MOVB);
|
nkeynes@359 | 843 | load_reg( R_EAX, 0 );
|
nkeynes@359 | 844 | load_reg( R_ECX, Rm );
|
nkeynes@586 | 845 | ADD_r32_r32( R_ECX, R_EAX );
|
nkeynes@586 | 846 | MMU_TRANSLATE_READ( R_EAX )
|
nkeynes@586 | 847 | MEM_READ_BYTE( R_EAX, R_EAX );
|
nkeynes@359 | 848 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 849 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 850 | }
|
nkeynes@359 | 851 | break;
|
nkeynes@359 | 852 | case 0xD:
|
nkeynes@359 | 853 | { /* MOV.W @(R0, Rm), Rn */
|
nkeynes@359 | 854 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 855 | COUNT_INST(I_MOVW);
|
nkeynes@361 | 856 | load_reg( R_EAX, 0 );
|
nkeynes@361 | 857 | load_reg( R_ECX, Rm );
|
nkeynes@586 | 858 | ADD_r32_r32( R_ECX, R_EAX );
|
nkeynes@586 | 859 | check_ralign16( R_EAX );
|
nkeynes@586 | 860 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 861 | MEM_READ_WORD( R_EAX, R_EAX );
|
nkeynes@361 | 862 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 863 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 864 | }
|
nkeynes@359 | 865 | break;
|
nkeynes@359 | 866 | case 0xE:
|
nkeynes@359 | 867 | { /* MOV.L @(R0, Rm), Rn */
|
nkeynes@359 | 868 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 869 | COUNT_INST(I_MOVL);
|
nkeynes@361 | 870 | load_reg( R_EAX, 0 );
|
nkeynes@361 | 871 | load_reg( R_ECX, Rm );
|
nkeynes@586 | 872 | ADD_r32_r32( R_ECX, R_EAX );
|
nkeynes@586 | 873 | check_ralign32( R_EAX );
|
nkeynes@586 | 874 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 875 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@361 | 876 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 877 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 878 | }
|
nkeynes@359 | 879 | break;
|
nkeynes@359 | 880 | case 0xF:
|
nkeynes@359 | 881 | { /* MAC.L @Rm+, @Rn+ */
|
nkeynes@359 | 882 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 883 | COUNT_INST(I_MACL);
|
nkeynes@586 | 884 | if( Rm == Rn ) {
|
nkeynes@586 | 885 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 886 | check_ralign32( R_EAX );
|
nkeynes@586 | 887 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 888 | PUSH_realigned_r32( R_EAX );
|
nkeynes@586 | 889 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 890 | ADD_imm8s_r32( 4, R_EAX );
|
nkeynes@596 | 891 | MMU_TRANSLATE_READ_EXC( R_EAX, -5 );
|
nkeynes@586 | 892 | ADD_imm8s_sh4r( 8, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 893 | // Note translate twice in case of page boundaries. Maybe worth
|
nkeynes@586 | 894 | // adding a page-boundary check to skip the second translation
|
nkeynes@586 | 895 | } else {
|
nkeynes@586 | 896 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 897 | check_ralign32( R_EAX );
|
nkeynes@586 | 898 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@596 | 899 | load_reg( R_ECX, Rn );
|
nkeynes@596 | 900 | check_ralign32( R_ECX );
|
nkeynes@586 | 901 | PUSH_realigned_r32( R_EAX );
|
nkeynes@596 | 902 | MMU_TRANSLATE_READ_EXC( R_ECX, -5 );
|
nkeynes@596 | 903 | MOV_r32_r32( R_ECX, R_EAX );
|
nkeynes@586 | 904 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 905 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 906 | }
|
nkeynes@586 | 907 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@586 | 908 | POP_r32( R_ECX );
|
nkeynes@586 | 909 | PUSH_r32( R_EAX );
|
nkeynes@386 | 910 | MEM_READ_LONG( R_ECX, R_EAX );
|
nkeynes@547 | 911 | POP_realigned_r32( R_ECX );
|
nkeynes@586 | 912 |
|
nkeynes@386 | 913 | IMUL_r32( R_ECX );
|
nkeynes@386 | 914 | ADD_r32_sh4r( R_EAX, R_MACL );
|
nkeynes@386 | 915 | ADC_r32_sh4r( R_EDX, R_MACH );
|
nkeynes@386 | 916 |
|
nkeynes@386 | 917 | load_spreg( R_ECX, R_S );
|
nkeynes@386 | 918 | TEST_r32_r32(R_ECX, R_ECX);
|
nkeynes@669 | 919 | JE_rel8( nosat );
|
nkeynes@386 | 920 | call_func0( signsat48 );
|
nkeynes@386 | 921 | JMP_TARGET( nosat );
|
nkeynes@417 | 922 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 923 | }
|
nkeynes@359 | 924 | break;
|
nkeynes@359 | 925 | default:
|
nkeynes@359 | 926 | UNDEF();
|
nkeynes@359 | 927 | break;
|
nkeynes@359 | 928 | }
|
nkeynes@359 | 929 | break;
|
nkeynes@359 | 930 | case 0x1:
|
nkeynes@359 | 931 | { /* MOV.L Rm, @(disp, Rn) */
|
nkeynes@359 | 932 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); uint32_t disp = (ir&0xF)<<2;
|
nkeynes@671 | 933 | COUNT_INST(I_MOVL);
|
nkeynes@586 | 934 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 935 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@586 | 936 | check_walign32( R_EAX );
|
nkeynes@586 | 937 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 938 | load_reg( R_EDX, Rm );
|
nkeynes@586 | 939 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 940 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 941 | }
|
nkeynes@359 | 942 | break;
|
nkeynes@359 | 943 | case 0x2:
|
nkeynes@359 | 944 | switch( ir&0xF ) {
|
nkeynes@359 | 945 | case 0x0:
|
nkeynes@359 | 946 | { /* MOV.B Rm, @Rn */
|
nkeynes@359 | 947 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 948 | COUNT_INST(I_MOVB);
|
nkeynes@586 | 949 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 950 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 951 | load_reg( R_EDX, Rm );
|
nkeynes@586 | 952 | MEM_WRITE_BYTE( R_EAX, R_EDX );
|
nkeynes@417 | 953 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 954 | }
|
nkeynes@359 | 955 | break;
|
nkeynes@359 | 956 | case 0x1:
|
nkeynes@359 | 957 | { /* MOV.W Rm, @Rn */
|
nkeynes@359 | 958 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 959 | COUNT_INST(I_MOVW);
|
nkeynes@586 | 960 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 961 | check_walign16( R_EAX );
|
nkeynes@586 | 962 | MMU_TRANSLATE_WRITE( R_EAX )
|
nkeynes@586 | 963 | load_reg( R_EDX, Rm );
|
nkeynes@586 | 964 | MEM_WRITE_WORD( R_EAX, R_EDX );
|
nkeynes@417 | 965 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 966 | }
|
nkeynes@359 | 967 | break;
|
nkeynes@359 | 968 | case 0x2:
|
nkeynes@359 | 969 | { /* MOV.L Rm, @Rn */
|
nkeynes@359 | 970 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 971 | COUNT_INST(I_MOVL);
|
nkeynes@586 | 972 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 973 | check_walign32(R_EAX);
|
nkeynes@586 | 974 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 975 | load_reg( R_EDX, Rm );
|
nkeynes@586 | 976 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 977 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 978 | }
|
nkeynes@359 | 979 | break;
|
nkeynes@359 | 980 | case 0x4:
|
nkeynes@359 | 981 | { /* MOV.B Rm, @-Rn */
|
nkeynes@359 | 982 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 983 | COUNT_INST(I_MOVB);
|
nkeynes@586 | 984 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 985 | ADD_imm8s_r32( -1, R_EAX );
|
nkeynes@586 | 986 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 987 | load_reg( R_EDX, Rm );
|
nkeynes@586 | 988 | ADD_imm8s_sh4r( -1, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 989 | MEM_WRITE_BYTE( R_EAX, R_EDX );
|
nkeynes@417 | 990 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 991 | }
|
nkeynes@359 | 992 | break;
|
nkeynes@359 | 993 | case 0x5:
|
nkeynes@359 | 994 | { /* MOV.W Rm, @-Rn */
|
nkeynes@359 | 995 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 996 | COUNT_INST(I_MOVW);
|
nkeynes@586 | 997 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 998 | ADD_imm8s_r32( -2, R_EAX );
|
nkeynes@586 | 999 | check_walign16( R_EAX );
|
nkeynes@586 | 1000 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1001 | load_reg( R_EDX, Rm );
|
nkeynes@586 | 1002 | ADD_imm8s_sh4r( -2, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1003 | MEM_WRITE_WORD( R_EAX, R_EDX );
|
nkeynes@417 | 1004 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1005 | }
|
nkeynes@359 | 1006 | break;
|
nkeynes@359 | 1007 | case 0x6:
|
nkeynes@359 | 1008 | { /* MOV.L Rm, @-Rn */
|
nkeynes@359 | 1009 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1010 | COUNT_INST(I_MOVL);
|
nkeynes@586 | 1011 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1012 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1013 | check_walign32( R_EAX );
|
nkeynes@586 | 1014 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1015 | load_reg( R_EDX, Rm );
|
nkeynes@586 | 1016 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1017 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 1018 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1019 | }
|
nkeynes@359 | 1020 | break;
|
nkeynes@359 | 1021 | case 0x7:
|
nkeynes@359 | 1022 | { /* DIV0S Rm, Rn */
|
nkeynes@359 | 1023 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1024 | COUNT_INST(I_DIV0S);
|
nkeynes@361 | 1025 | load_reg( R_EAX, Rm );
|
nkeynes@386 | 1026 | load_reg( R_ECX, Rn );
|
nkeynes@361 | 1027 | SHR_imm8_r32( 31, R_EAX );
|
nkeynes@361 | 1028 | SHR_imm8_r32( 31, R_ECX );
|
nkeynes@361 | 1029 | store_spreg( R_EAX, R_M );
|
nkeynes@361 | 1030 | store_spreg( R_ECX, R_Q );
|
nkeynes@361 | 1031 | CMP_r32_r32( R_EAX, R_ECX );
|
nkeynes@386 | 1032 | SETNE_t();
|
nkeynes@417 | 1033 | sh4_x86.tstate = TSTATE_NE;
|
nkeynes@359 | 1034 | }
|
nkeynes@359 | 1035 | break;
|
nkeynes@359 | 1036 | case 0x8:
|
nkeynes@359 | 1037 | { /* TST Rm, Rn */
|
nkeynes@359 | 1038 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1039 | COUNT_INST(I_TST);
|
nkeynes@361 | 1040 | load_reg( R_EAX, Rm );
|
nkeynes@361 | 1041 | load_reg( R_ECX, Rn );
|
nkeynes@361 | 1042 | TEST_r32_r32( R_EAX, R_ECX );
|
nkeynes@361 | 1043 | SETE_t();
|
nkeynes@417 | 1044 | sh4_x86.tstate = TSTATE_E;
|
nkeynes@359 | 1045 | }
|
nkeynes@359 | 1046 | break;
|
nkeynes@359 | 1047 | case 0x9:
|
nkeynes@359 | 1048 | { /* AND Rm, Rn */
|
nkeynes@359 | 1049 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1050 | COUNT_INST(I_AND);
|
nkeynes@359 | 1051 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1052 | load_reg( R_ECX, Rn );
|
nkeynes@359 | 1053 | AND_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1054 | store_reg( R_ECX, Rn );
|
nkeynes@417 | 1055 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1056 | }
|
nkeynes@359 | 1057 | break;
|
nkeynes@359 | 1058 | case 0xA:
|
nkeynes@359 | 1059 | { /* XOR Rm, Rn */
|
nkeynes@359 | 1060 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1061 | COUNT_INST(I_XOR);
|
nkeynes@359 | 1062 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1063 | load_reg( R_ECX, Rn );
|
nkeynes@359 | 1064 | XOR_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1065 | store_reg( R_ECX, Rn );
|
nkeynes@417 | 1066 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1067 | }
|
nkeynes@359 | 1068 | break;
|
nkeynes@359 | 1069 | case 0xB:
|
nkeynes@359 | 1070 | { /* OR Rm, Rn */
|
nkeynes@359 | 1071 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1072 | COUNT_INST(I_OR);
|
nkeynes@359 | 1073 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1074 | load_reg( R_ECX, Rn );
|
nkeynes@359 | 1075 | OR_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1076 | store_reg( R_ECX, Rn );
|
nkeynes@417 | 1077 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1078 | }
|
nkeynes@359 | 1079 | break;
|
nkeynes@359 | 1080 | case 0xC:
|
nkeynes@359 | 1081 | { /* CMP/STR Rm, Rn */
|
nkeynes@359 | 1082 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1083 | COUNT_INST(I_CMPSTR);
|
nkeynes@368 | 1084 | load_reg( R_EAX, Rm );
|
nkeynes@368 | 1085 | load_reg( R_ECX, Rn );
|
nkeynes@368 | 1086 | XOR_r32_r32( R_ECX, R_EAX );
|
nkeynes@368 | 1087 | TEST_r8_r8( R_AL, R_AL );
|
nkeynes@669 | 1088 | JE_rel8(target1);
|
nkeynes@669 | 1089 | TEST_r8_r8( R_AH, R_AH );
|
nkeynes@669 | 1090 | JE_rel8(target2);
|
nkeynes@669 | 1091 | SHR_imm8_r32( 16, R_EAX );
|
nkeynes@669 | 1092 | TEST_r8_r8( R_AL, R_AL );
|
nkeynes@669 | 1093 | JE_rel8(target3);
|
nkeynes@669 | 1094 | TEST_r8_r8( R_AH, R_AH );
|
nkeynes@380 | 1095 | JMP_TARGET(target1);
|
nkeynes@380 | 1096 | JMP_TARGET(target2);
|
nkeynes@380 | 1097 | JMP_TARGET(target3);
|
nkeynes@368 | 1098 | SETE_t();
|
nkeynes@417 | 1099 | sh4_x86.tstate = TSTATE_E;
|
nkeynes@359 | 1100 | }
|
nkeynes@359 | 1101 | break;
|
nkeynes@359 | 1102 | case 0xD:
|
nkeynes@359 | 1103 | { /* XTRCT Rm, Rn */
|
nkeynes@359 | 1104 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1105 | COUNT_INST(I_XTRCT);
|
nkeynes@361 | 1106 | load_reg( R_EAX, Rm );
|
nkeynes@394 | 1107 | load_reg( R_ECX, Rn );
|
nkeynes@394 | 1108 | SHL_imm8_r32( 16, R_EAX );
|
nkeynes@394 | 1109 | SHR_imm8_r32( 16, R_ECX );
|
nkeynes@361 | 1110 | OR_r32_r32( R_EAX, R_ECX );
|
nkeynes@361 | 1111 | store_reg( R_ECX, Rn );
|
nkeynes@417 | 1112 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1113 | }
|
nkeynes@359 | 1114 | break;
|
nkeynes@359 | 1115 | case 0xE:
|
nkeynes@359 | 1116 | { /* MULU.W Rm, Rn */
|
nkeynes@359 | 1117 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1118 | COUNT_INST(I_MULUW);
|
nkeynes@374 | 1119 | load_reg16u( R_EAX, Rm );
|
nkeynes@374 | 1120 | load_reg16u( R_ECX, Rn );
|
nkeynes@374 | 1121 | MUL_r32( R_ECX );
|
nkeynes@374 | 1122 | store_spreg( R_EAX, R_MACL );
|
nkeynes@417 | 1123 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1124 | }
|
nkeynes@359 | 1125 | break;
|
nkeynes@359 | 1126 | case 0xF:
|
nkeynes@359 | 1127 | { /* MULS.W Rm, Rn */
|
nkeynes@359 | 1128 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1129 | COUNT_INST(I_MULSW);
|
nkeynes@374 | 1130 | load_reg16s( R_EAX, Rm );
|
nkeynes@374 | 1131 | load_reg16s( R_ECX, Rn );
|
nkeynes@374 | 1132 | MUL_r32( R_ECX );
|
nkeynes@374 | 1133 | store_spreg( R_EAX, R_MACL );
|
nkeynes@417 | 1134 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1135 | }
|
nkeynes@359 | 1136 | break;
|
nkeynes@359 | 1137 | default:
|
nkeynes@359 | 1138 | UNDEF();
|
nkeynes@359 | 1139 | break;
|
nkeynes@359 | 1140 | }
|
nkeynes@359 | 1141 | break;
|
nkeynes@359 | 1142 | case 0x3:
|
nkeynes@359 | 1143 | switch( ir&0xF ) {
|
nkeynes@359 | 1144 | case 0x0:
|
nkeynes@359 | 1145 | { /* CMP/EQ Rm, Rn */
|
nkeynes@359 | 1146 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1147 | COUNT_INST(I_CMPEQ);
|
nkeynes@359 | 1148 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1149 | load_reg( R_ECX, Rn );
|
nkeynes@359 | 1150 | CMP_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1151 | SETE_t();
|
nkeynes@417 | 1152 | sh4_x86.tstate = TSTATE_E;
|
nkeynes@359 | 1153 | }
|
nkeynes@359 | 1154 | break;
|
nkeynes@359 | 1155 | case 0x2:
|
nkeynes@359 | 1156 | { /* CMP/HS Rm, Rn */
|
nkeynes@359 | 1157 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1158 | COUNT_INST(I_CMPHS);
|
nkeynes@359 | 1159 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1160 | load_reg( R_ECX, Rn );
|
nkeynes@359 | 1161 | CMP_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1162 | SETAE_t();
|
nkeynes@417 | 1163 | sh4_x86.tstate = TSTATE_AE;
|
nkeynes@359 | 1164 | }
|
nkeynes@359 | 1165 | break;
|
nkeynes@359 | 1166 | case 0x3:
|
nkeynes@359 | 1167 | { /* CMP/GE Rm, Rn */
|
nkeynes@359 | 1168 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1169 | COUNT_INST(I_CMPGE);
|
nkeynes@359 | 1170 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1171 | load_reg( R_ECX, Rn );
|
nkeynes@359 | 1172 | CMP_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1173 | SETGE_t();
|
nkeynes@417 | 1174 | sh4_x86.tstate = TSTATE_GE;
|
nkeynes@359 | 1175 | }
|
nkeynes@359 | 1176 | break;
|
nkeynes@359 | 1177 | case 0x4:
|
nkeynes@359 | 1178 | { /* DIV1 Rm, Rn */
|
nkeynes@359 | 1179 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1180 | COUNT_INST(I_DIV1);
|
nkeynes@386 | 1181 | load_spreg( R_ECX, R_M );
|
nkeynes@386 | 1182 | load_reg( R_EAX, Rn );
|
nkeynes@417 | 1183 | if( sh4_x86.tstate != TSTATE_C ) {
|
nkeynes@417 | 1184 | LDC_t();
|
nkeynes@417 | 1185 | }
|
nkeynes@386 | 1186 | RCL1_r32( R_EAX );
|
nkeynes@386 | 1187 | SETC_r8( R_DL ); // Q'
|
nkeynes@386 | 1188 | CMP_sh4r_r32( R_Q, R_ECX );
|
nkeynes@669 | 1189 | JE_rel8(mqequal);
|
nkeynes@386 | 1190 | ADD_sh4r_r32( REG_OFFSET(r[Rm]), R_EAX );
|
nkeynes@669 | 1191 | JMP_rel8(end);
|
nkeynes@380 | 1192 | JMP_TARGET(mqequal);
|
nkeynes@386 | 1193 | SUB_sh4r_r32( REG_OFFSET(r[Rm]), R_EAX );
|
nkeynes@386 | 1194 | JMP_TARGET(end);
|
nkeynes@386 | 1195 | store_reg( R_EAX, Rn ); // Done with Rn now
|
nkeynes@386 | 1196 | SETC_r8(R_AL); // tmp1
|
nkeynes@386 | 1197 | XOR_r8_r8( R_DL, R_AL ); // Q' = Q ^ tmp1
|
nkeynes@386 | 1198 | XOR_r8_r8( R_AL, R_CL ); // Q'' = Q' ^ M
|
nkeynes@386 | 1199 | store_spreg( R_ECX, R_Q );
|
nkeynes@386 | 1200 | XOR_imm8s_r32( 1, R_AL ); // T = !Q'
|
nkeynes@386 | 1201 | MOVZX_r8_r32( R_AL, R_EAX );
|
nkeynes@386 | 1202 | store_spreg( R_EAX, R_T );
|
nkeynes@417 | 1203 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1204 | }
|
nkeynes@359 | 1205 | break;
|
nkeynes@359 | 1206 | case 0x5:
|
nkeynes@359 | 1207 | { /* DMULU.L Rm, Rn */
|
nkeynes@359 | 1208 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1209 | COUNT_INST(I_DMULU);
|
nkeynes@361 | 1210 | load_reg( R_EAX, Rm );
|
nkeynes@361 | 1211 | load_reg( R_ECX, Rn );
|
nkeynes@361 | 1212 | MUL_r32(R_ECX);
|
nkeynes@361 | 1213 | store_spreg( R_EDX, R_MACH );
|
nkeynes@417 | 1214 | store_spreg( R_EAX, R_MACL );
|
nkeynes@417 | 1215 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1216 | }
|
nkeynes@359 | 1217 | break;
|
nkeynes@359 | 1218 | case 0x6:
|
nkeynes@359 | 1219 | { /* CMP/HI Rm, Rn */
|
nkeynes@359 | 1220 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1221 | COUNT_INST(I_CMPHI);
|
nkeynes@359 | 1222 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1223 | load_reg( R_ECX, Rn );
|
nkeynes@359 | 1224 | CMP_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1225 | SETA_t();
|
nkeynes@417 | 1226 | sh4_x86.tstate = TSTATE_A;
|
nkeynes@359 | 1227 | }
|
nkeynes@359 | 1228 | break;
|
nkeynes@359 | 1229 | case 0x7:
|
nkeynes@359 | 1230 | { /* CMP/GT Rm, Rn */
|
nkeynes@359 | 1231 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1232 | COUNT_INST(I_CMPGT);
|
nkeynes@359 | 1233 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1234 | load_reg( R_ECX, Rn );
|
nkeynes@359 | 1235 | CMP_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1236 | SETG_t();
|
nkeynes@417 | 1237 | sh4_x86.tstate = TSTATE_G;
|
nkeynes@359 | 1238 | }
|
nkeynes@359 | 1239 | break;
|
nkeynes@359 | 1240 | case 0x8:
|
nkeynes@359 | 1241 | { /* SUB Rm, Rn */
|
nkeynes@359 | 1242 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1243 | COUNT_INST(I_SUB);
|
nkeynes@359 | 1244 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1245 | load_reg( R_ECX, Rn );
|
nkeynes@359 | 1246 | SUB_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1247 | store_reg( R_ECX, Rn );
|
nkeynes@417 | 1248 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1249 | }
|
nkeynes@359 | 1250 | break;
|
nkeynes@359 | 1251 | case 0xA:
|
nkeynes@359 | 1252 | { /* SUBC Rm, Rn */
|
nkeynes@359 | 1253 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1254 | COUNT_INST(I_SUBC);
|
nkeynes@359 | 1255 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1256 | load_reg( R_ECX, Rn );
|
nkeynes@417 | 1257 | if( sh4_x86.tstate != TSTATE_C ) {
|
nkeynes@417 | 1258 | LDC_t();
|
nkeynes@417 | 1259 | }
|
nkeynes@359 | 1260 | SBB_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1261 | store_reg( R_ECX, Rn );
|
nkeynes@394 | 1262 | SETC_t();
|
nkeynes@417 | 1263 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 1264 | }
|
nkeynes@359 | 1265 | break;
|
nkeynes@359 | 1266 | case 0xB:
|
nkeynes@359 | 1267 | { /* SUBV Rm, Rn */
|
nkeynes@359 | 1268 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1269 | COUNT_INST(I_SUBV);
|
nkeynes@359 | 1270 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1271 | load_reg( R_ECX, Rn );
|
nkeynes@359 | 1272 | SUB_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1273 | store_reg( R_ECX, Rn );
|
nkeynes@359 | 1274 | SETO_t();
|
nkeynes@417 | 1275 | sh4_x86.tstate = TSTATE_O;
|
nkeynes@359 | 1276 | }
|
nkeynes@359 | 1277 | break;
|
nkeynes@359 | 1278 | case 0xC:
|
nkeynes@359 | 1279 | { /* ADD Rm, Rn */
|
nkeynes@359 | 1280 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1281 | COUNT_INST(I_ADD);
|
nkeynes@359 | 1282 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1283 | load_reg( R_ECX, Rn );
|
nkeynes@359 | 1284 | ADD_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1285 | store_reg( R_ECX, Rn );
|
nkeynes@417 | 1286 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1287 | }
|
nkeynes@359 | 1288 | break;
|
nkeynes@359 | 1289 | case 0xD:
|
nkeynes@359 | 1290 | { /* DMULS.L Rm, Rn */
|
nkeynes@359 | 1291 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1292 | COUNT_INST(I_DMULS);
|
nkeynes@361 | 1293 | load_reg( R_EAX, Rm );
|
nkeynes@361 | 1294 | load_reg( R_ECX, Rn );
|
nkeynes@361 | 1295 | IMUL_r32(R_ECX);
|
nkeynes@361 | 1296 | store_spreg( R_EDX, R_MACH );
|
nkeynes@361 | 1297 | store_spreg( R_EAX, R_MACL );
|
nkeynes@417 | 1298 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1299 | }
|
nkeynes@359 | 1300 | break;
|
nkeynes@359 | 1301 | case 0xE:
|
nkeynes@359 | 1302 | { /* ADDC Rm, Rn */
|
nkeynes@359 | 1303 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1304 | COUNT_INST(I_ADDC);
|
nkeynes@417 | 1305 | if( sh4_x86.tstate != TSTATE_C ) {
|
nkeynes@417 | 1306 | LDC_t();
|
nkeynes@417 | 1307 | }
|
nkeynes@359 | 1308 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1309 | load_reg( R_ECX, Rn );
|
nkeynes@359 | 1310 | ADC_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1311 | store_reg( R_ECX, Rn );
|
nkeynes@359 | 1312 | SETC_t();
|
nkeynes@417 | 1313 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 1314 | }
|
nkeynes@359 | 1315 | break;
|
nkeynes@359 | 1316 | case 0xF:
|
nkeynes@359 | 1317 | { /* ADDV Rm, Rn */
|
nkeynes@359 | 1318 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 1319 | COUNT_INST(I_ADDV);
|
nkeynes@359 | 1320 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1321 | load_reg( R_ECX, Rn );
|
nkeynes@359 | 1322 | ADD_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 1323 | store_reg( R_ECX, Rn );
|
nkeynes@359 | 1324 | SETO_t();
|
nkeynes@417 | 1325 | sh4_x86.tstate = TSTATE_O;
|
nkeynes@359 | 1326 | }
|
nkeynes@359 | 1327 | break;
|
nkeynes@359 | 1328 | default:
|
nkeynes@359 | 1329 | UNDEF();
|
nkeynes@359 | 1330 | break;
|
nkeynes@359 | 1331 | }
|
nkeynes@359 | 1332 | break;
|
nkeynes@359 | 1333 | case 0x4:
|
nkeynes@359 | 1334 | switch( ir&0xF ) {
|
nkeynes@359 | 1335 | case 0x0:
|
nkeynes@359 | 1336 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 1337 | case 0x0:
|
nkeynes@359 | 1338 | { /* SHLL Rn */
|
nkeynes@359 | 1339 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1340 | COUNT_INST(I_SHLL);
|
nkeynes@359 | 1341 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1342 | SHL1_r32( R_EAX );
|
nkeynes@397 | 1343 | SETC_t();
|
nkeynes@359 | 1344 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 1345 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 1346 | }
|
nkeynes@359 | 1347 | break;
|
nkeynes@359 | 1348 | case 0x1:
|
nkeynes@359 | 1349 | { /* DT Rn */
|
nkeynes@359 | 1350 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1351 | COUNT_INST(I_DT);
|
nkeynes@359 | 1352 | load_reg( R_EAX, Rn );
|
nkeynes@386 | 1353 | ADD_imm8s_r32( -1, R_EAX );
|
nkeynes@359 | 1354 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 1355 | SETE_t();
|
nkeynes@417 | 1356 | sh4_x86.tstate = TSTATE_E;
|
nkeynes@359 | 1357 | }
|
nkeynes@359 | 1358 | break;
|
nkeynes@359 | 1359 | case 0x2:
|
nkeynes@359 | 1360 | { /* SHAL Rn */
|
nkeynes@359 | 1361 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1362 | COUNT_INST(I_SHAL);
|
nkeynes@359 | 1363 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1364 | SHL1_r32( R_EAX );
|
nkeynes@397 | 1365 | SETC_t();
|
nkeynes@359 | 1366 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 1367 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 1368 | }
|
nkeynes@359 | 1369 | break;
|
nkeynes@359 | 1370 | default:
|
nkeynes@359 | 1371 | UNDEF();
|
nkeynes@359 | 1372 | break;
|
nkeynes@359 | 1373 | }
|
nkeynes@359 | 1374 | break;
|
nkeynes@359 | 1375 | case 0x1:
|
nkeynes@359 | 1376 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 1377 | case 0x0:
|
nkeynes@359 | 1378 | { /* SHLR Rn */
|
nkeynes@359 | 1379 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1380 | COUNT_INST(I_SHLR);
|
nkeynes@359 | 1381 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1382 | SHR1_r32( R_EAX );
|
nkeynes@397 | 1383 | SETC_t();
|
nkeynes@359 | 1384 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 1385 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 1386 | }
|
nkeynes@359 | 1387 | break;
|
nkeynes@359 | 1388 | case 0x1:
|
nkeynes@359 | 1389 | { /* CMP/PZ Rn */
|
nkeynes@359 | 1390 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1391 | COUNT_INST(I_CMPPZ);
|
nkeynes@359 | 1392 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1393 | CMP_imm8s_r32( 0, R_EAX );
|
nkeynes@359 | 1394 | SETGE_t();
|
nkeynes@417 | 1395 | sh4_x86.tstate = TSTATE_GE;
|
nkeynes@359 | 1396 | }
|
nkeynes@359 | 1397 | break;
|
nkeynes@359 | 1398 | case 0x2:
|
nkeynes@359 | 1399 | { /* SHAR Rn */
|
nkeynes@359 | 1400 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1401 | COUNT_INST(I_SHAR);
|
nkeynes@359 | 1402 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1403 | SAR1_r32( R_EAX );
|
nkeynes@397 | 1404 | SETC_t();
|
nkeynes@359 | 1405 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 1406 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 1407 | }
|
nkeynes@359 | 1408 | break;
|
nkeynes@359 | 1409 | default:
|
nkeynes@359 | 1410 | UNDEF();
|
nkeynes@359 | 1411 | break;
|
nkeynes@359 | 1412 | }
|
nkeynes@359 | 1413 | break;
|
nkeynes@359 | 1414 | case 0x2:
|
nkeynes@359 | 1415 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 1416 | case 0x0:
|
nkeynes@359 | 1417 | { /* STS.L MACH, @-Rn */
|
nkeynes@359 | 1418 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1419 | COUNT_INST(I_STSM);
|
nkeynes@586 | 1420 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1421 | check_walign32( R_EAX );
|
nkeynes@586 | 1422 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1423 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1424 | load_spreg( R_EDX, R_MACH );
|
nkeynes@586 | 1425 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1426 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 1427 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1428 | }
|
nkeynes@359 | 1429 | break;
|
nkeynes@359 | 1430 | case 0x1:
|
nkeynes@359 | 1431 | { /* STS.L MACL, @-Rn */
|
nkeynes@359 | 1432 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1433 | COUNT_INST(I_STSM);
|
nkeynes@586 | 1434 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1435 | check_walign32( R_EAX );
|
nkeynes@586 | 1436 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1437 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1438 | load_spreg( R_EDX, R_MACL );
|
nkeynes@586 | 1439 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1440 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 1441 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1442 | }
|
nkeynes@359 | 1443 | break;
|
nkeynes@359 | 1444 | case 0x2:
|
nkeynes@359 | 1445 | { /* STS.L PR, @-Rn */
|
nkeynes@359 | 1446 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1447 | COUNT_INST(I_STSM);
|
nkeynes@586 | 1448 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1449 | check_walign32( R_EAX );
|
nkeynes@586 | 1450 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1451 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1452 | load_spreg( R_EDX, R_PR );
|
nkeynes@586 | 1453 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1454 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 1455 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1456 | }
|
nkeynes@359 | 1457 | break;
|
nkeynes@359 | 1458 | case 0x3:
|
nkeynes@359 | 1459 | { /* STC.L SGR, @-Rn */
|
nkeynes@359 | 1460 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1461 | COUNT_INST(I_STCM);
|
nkeynes@586 | 1462 | check_priv();
|
nkeynes@586 | 1463 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1464 | check_walign32( R_EAX );
|
nkeynes@586 | 1465 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1466 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1467 | load_spreg( R_EDX, R_SGR );
|
nkeynes@586 | 1468 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1469 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 1470 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1471 | }
|
nkeynes@359 | 1472 | break;
|
nkeynes@359 | 1473 | case 0x5:
|
nkeynes@359 | 1474 | { /* STS.L FPUL, @-Rn */
|
nkeynes@359 | 1475 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1476 | COUNT_INST(I_STSM);
|
nkeynes@626 | 1477 | check_fpuen();
|
nkeynes@586 | 1478 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1479 | check_walign32( R_EAX );
|
nkeynes@586 | 1480 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1481 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1482 | load_spreg( R_EDX, R_FPUL );
|
nkeynes@586 | 1483 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1484 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 1485 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1486 | }
|
nkeynes@359 | 1487 | break;
|
nkeynes@359 | 1488 | case 0x6:
|
nkeynes@359 | 1489 | { /* STS.L FPSCR, @-Rn */
|
nkeynes@359 | 1490 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1491 | COUNT_INST(I_STSM);
|
nkeynes@626 | 1492 | check_fpuen();
|
nkeynes@586 | 1493 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1494 | check_walign32( R_EAX );
|
nkeynes@586 | 1495 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1496 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1497 | load_spreg( R_EDX, R_FPSCR );
|
nkeynes@586 | 1498 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1499 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 1500 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1501 | }
|
nkeynes@359 | 1502 | break;
|
nkeynes@359 | 1503 | case 0xF:
|
nkeynes@359 | 1504 | { /* STC.L DBR, @-Rn */
|
nkeynes@359 | 1505 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1506 | COUNT_INST(I_STCM);
|
nkeynes@586 | 1507 | check_priv();
|
nkeynes@586 | 1508 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1509 | check_walign32( R_EAX );
|
nkeynes@586 | 1510 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1511 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1512 | load_spreg( R_EDX, R_DBR );
|
nkeynes@586 | 1513 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1514 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 1515 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1516 | }
|
nkeynes@359 | 1517 | break;
|
nkeynes@359 | 1518 | default:
|
nkeynes@359 | 1519 | UNDEF();
|
nkeynes@359 | 1520 | break;
|
nkeynes@359 | 1521 | }
|
nkeynes@359 | 1522 | break;
|
nkeynes@359 | 1523 | case 0x3:
|
nkeynes@359 | 1524 | switch( (ir&0x80) >> 7 ) {
|
nkeynes@359 | 1525 | case 0x0:
|
nkeynes@359 | 1526 | switch( (ir&0x70) >> 4 ) {
|
nkeynes@359 | 1527 | case 0x0:
|
nkeynes@359 | 1528 | { /* STC.L SR, @-Rn */
|
nkeynes@359 | 1529 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1530 | COUNT_INST(I_STCSRM);
|
nkeynes@586 | 1531 | check_priv();
|
nkeynes@586 | 1532 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1533 | check_walign32( R_EAX );
|
nkeynes@586 | 1534 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1535 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1536 | PUSH_realigned_r32( R_EAX );
|
nkeynes@395 | 1537 | call_func0( sh4_read_sr );
|
nkeynes@586 | 1538 | POP_realigned_r32( R_ECX );
|
nkeynes@586 | 1539 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@374 | 1540 | MEM_WRITE_LONG( R_ECX, R_EAX );
|
nkeynes@417 | 1541 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1542 | }
|
nkeynes@359 | 1543 | break;
|
nkeynes@359 | 1544 | case 0x1:
|
nkeynes@359 | 1545 | { /* STC.L GBR, @-Rn */
|
nkeynes@359 | 1546 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1547 | COUNT_INST(I_STCM);
|
nkeynes@586 | 1548 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1549 | check_walign32( R_EAX );
|
nkeynes@586 | 1550 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1551 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1552 | load_spreg( R_EDX, R_GBR );
|
nkeynes@586 | 1553 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1554 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 1555 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1556 | }
|
nkeynes@359 | 1557 | break;
|
nkeynes@359 | 1558 | case 0x2:
|
nkeynes@359 | 1559 | { /* STC.L VBR, @-Rn */
|
nkeynes@359 | 1560 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1561 | COUNT_INST(I_STCM);
|
nkeynes@586 | 1562 | check_priv();
|
nkeynes@586 | 1563 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1564 | check_walign32( R_EAX );
|
nkeynes@586 | 1565 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1566 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1567 | load_spreg( R_EDX, R_VBR );
|
nkeynes@586 | 1568 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1569 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 1570 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1571 | }
|
nkeynes@359 | 1572 | break;
|
nkeynes@359 | 1573 | case 0x3:
|
nkeynes@359 | 1574 | { /* STC.L SSR, @-Rn */
|
nkeynes@359 | 1575 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1576 | COUNT_INST(I_STCM);
|
nkeynes@586 | 1577 | check_priv();
|
nkeynes@586 | 1578 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1579 | check_walign32( R_EAX );
|
nkeynes@586 | 1580 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1581 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1582 | load_spreg( R_EDX, R_SSR );
|
nkeynes@586 | 1583 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1584 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 1585 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1586 | }
|
nkeynes@359 | 1587 | break;
|
nkeynes@359 | 1588 | case 0x4:
|
nkeynes@359 | 1589 | { /* STC.L SPC, @-Rn */
|
nkeynes@359 | 1590 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1591 | COUNT_INST(I_STCM);
|
nkeynes@586 | 1592 | check_priv();
|
nkeynes@586 | 1593 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1594 | check_walign32( R_EAX );
|
nkeynes@586 | 1595 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1596 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1597 | load_spreg( R_EDX, R_SPC );
|
nkeynes@586 | 1598 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1599 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 1600 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1601 | }
|
nkeynes@359 | 1602 | break;
|
nkeynes@359 | 1603 | default:
|
nkeynes@359 | 1604 | UNDEF();
|
nkeynes@359 | 1605 | break;
|
nkeynes@359 | 1606 | }
|
nkeynes@359 | 1607 | break;
|
nkeynes@359 | 1608 | case 0x1:
|
nkeynes@359 | 1609 | { /* STC.L Rm_BANK, @-Rn */
|
nkeynes@359 | 1610 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm_BANK = ((ir>>4)&0x7);
|
nkeynes@671 | 1611 | COUNT_INST(I_STCM);
|
nkeynes@586 | 1612 | check_priv();
|
nkeynes@586 | 1613 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 1614 | check_walign32( R_EAX );
|
nkeynes@586 | 1615 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 1616 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 1617 | load_spreg( R_EDX, REG_OFFSET(r_bank[Rm_BANK]) );
|
nkeynes@586 | 1618 | ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 1619 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 1620 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1621 | }
|
nkeynes@359 | 1622 | break;
|
nkeynes@359 | 1623 | }
|
nkeynes@359 | 1624 | break;
|
nkeynes@359 | 1625 | case 0x4:
|
nkeynes@359 | 1626 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 1627 | case 0x0:
|
nkeynes@359 | 1628 | { /* ROTL Rn */
|
nkeynes@359 | 1629 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1630 | COUNT_INST(I_ROTL);
|
nkeynes@359 | 1631 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1632 | ROL1_r32( R_EAX );
|
nkeynes@359 | 1633 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 1634 | SETC_t();
|
nkeynes@417 | 1635 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 1636 | }
|
nkeynes@359 | 1637 | break;
|
nkeynes@359 | 1638 | case 0x2:
|
nkeynes@359 | 1639 | { /* ROTCL Rn */
|
nkeynes@359 | 1640 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1641 | COUNT_INST(I_ROTCL);
|
nkeynes@359 | 1642 | load_reg( R_EAX, Rn );
|
nkeynes@417 | 1643 | if( sh4_x86.tstate != TSTATE_C ) {
|
nkeynes@417 | 1644 | LDC_t();
|
nkeynes@417 | 1645 | }
|
nkeynes@359 | 1646 | RCL1_r32( R_EAX );
|
nkeynes@359 | 1647 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 1648 | SETC_t();
|
nkeynes@417 | 1649 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 1650 | }
|
nkeynes@359 | 1651 | break;
|
nkeynes@359 | 1652 | default:
|
nkeynes@359 | 1653 | UNDEF();
|
nkeynes@359 | 1654 | break;
|
nkeynes@359 | 1655 | }
|
nkeynes@359 | 1656 | break;
|
nkeynes@359 | 1657 | case 0x5:
|
nkeynes@359 | 1658 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 1659 | case 0x0:
|
nkeynes@359 | 1660 | { /* ROTR Rn */
|
nkeynes@359 | 1661 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1662 | COUNT_INST(I_ROTR);
|
nkeynes@359 | 1663 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1664 | ROR1_r32( R_EAX );
|
nkeynes@359 | 1665 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 1666 | SETC_t();
|
nkeynes@417 | 1667 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 1668 | }
|
nkeynes@359 | 1669 | break;
|
nkeynes@359 | 1670 | case 0x1:
|
nkeynes@359 | 1671 | { /* CMP/PL Rn */
|
nkeynes@359 | 1672 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1673 | COUNT_INST(I_CMPPL);
|
nkeynes@359 | 1674 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1675 | CMP_imm8s_r32( 0, R_EAX );
|
nkeynes@359 | 1676 | SETG_t();
|
nkeynes@417 | 1677 | sh4_x86.tstate = TSTATE_G;
|
nkeynes@359 | 1678 | }
|
nkeynes@359 | 1679 | break;
|
nkeynes@359 | 1680 | case 0x2:
|
nkeynes@359 | 1681 | { /* ROTCR Rn */
|
nkeynes@359 | 1682 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1683 | COUNT_INST(I_ROTCR);
|
nkeynes@359 | 1684 | load_reg( R_EAX, Rn );
|
nkeynes@417 | 1685 | if( sh4_x86.tstate != TSTATE_C ) {
|
nkeynes@417 | 1686 | LDC_t();
|
nkeynes@417 | 1687 | }
|
nkeynes@359 | 1688 | RCR1_r32( R_EAX );
|
nkeynes@359 | 1689 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 1690 | SETC_t();
|
nkeynes@417 | 1691 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 1692 | }
|
nkeynes@359 | 1693 | break;
|
nkeynes@359 | 1694 | default:
|
nkeynes@359 | 1695 | UNDEF();
|
nkeynes@359 | 1696 | break;
|
nkeynes@359 | 1697 | }
|
nkeynes@359 | 1698 | break;
|
nkeynes@359 | 1699 | case 0x6:
|
nkeynes@359 | 1700 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 1701 | case 0x0:
|
nkeynes@359 | 1702 | { /* LDS.L @Rm+, MACH */
|
nkeynes@359 | 1703 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1704 | COUNT_INST(I_LDSM);
|
nkeynes@359 | 1705 | load_reg( R_EAX, Rm );
|
nkeynes@395 | 1706 | check_ralign32( R_EAX );
|
nkeynes@586 | 1707 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 1708 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 1709 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@359 | 1710 | store_spreg( R_EAX, R_MACH );
|
nkeynes@417 | 1711 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1712 | }
|
nkeynes@359 | 1713 | break;
|
nkeynes@359 | 1714 | case 0x1:
|
nkeynes@359 | 1715 | { /* LDS.L @Rm+, MACL */
|
nkeynes@359 | 1716 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1717 | COUNT_INST(I_LDSM);
|
nkeynes@359 | 1718 | load_reg( R_EAX, Rm );
|
nkeynes@395 | 1719 | check_ralign32( R_EAX );
|
nkeynes@586 | 1720 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 1721 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 1722 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@359 | 1723 | store_spreg( R_EAX, R_MACL );
|
nkeynes@417 | 1724 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1725 | }
|
nkeynes@359 | 1726 | break;
|
nkeynes@359 | 1727 | case 0x2:
|
nkeynes@359 | 1728 | { /* LDS.L @Rm+, PR */
|
nkeynes@359 | 1729 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1730 | COUNT_INST(I_LDSM);
|
nkeynes@359 | 1731 | load_reg( R_EAX, Rm );
|
nkeynes@395 | 1732 | check_ralign32( R_EAX );
|
nkeynes@586 | 1733 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 1734 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 1735 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@359 | 1736 | store_spreg( R_EAX, R_PR );
|
nkeynes@417 | 1737 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1738 | }
|
nkeynes@359 | 1739 | break;
|
nkeynes@359 | 1740 | case 0x3:
|
nkeynes@359 | 1741 | { /* LDC.L @Rm+, SGR */
|
nkeynes@359 | 1742 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1743 | COUNT_INST(I_LDCM);
|
nkeynes@586 | 1744 | check_priv();
|
nkeynes@359 | 1745 | load_reg( R_EAX, Rm );
|
nkeynes@395 | 1746 | check_ralign32( R_EAX );
|
nkeynes@586 | 1747 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 1748 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 1749 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@359 | 1750 | store_spreg( R_EAX, R_SGR );
|
nkeynes@417 | 1751 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1752 | }
|
nkeynes@359 | 1753 | break;
|
nkeynes@359 | 1754 | case 0x5:
|
nkeynes@359 | 1755 | { /* LDS.L @Rm+, FPUL */
|
nkeynes@359 | 1756 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1757 | COUNT_INST(I_LDSM);
|
nkeynes@626 | 1758 | check_fpuen();
|
nkeynes@359 | 1759 | load_reg( R_EAX, Rm );
|
nkeynes@395 | 1760 | check_ralign32( R_EAX );
|
nkeynes@586 | 1761 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 1762 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 1763 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@359 | 1764 | store_spreg( R_EAX, R_FPUL );
|
nkeynes@417 | 1765 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1766 | }
|
nkeynes@359 | 1767 | break;
|
nkeynes@359 | 1768 | case 0x6:
|
nkeynes@359 | 1769 | { /* LDS.L @Rm+, FPSCR */
|
nkeynes@359 | 1770 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1771 | COUNT_INST(I_LDS);
|
nkeynes@626 | 1772 | check_fpuen();
|
nkeynes@359 | 1773 | load_reg( R_EAX, Rm );
|
nkeynes@395 | 1774 | check_ralign32( R_EAX );
|
nkeynes@586 | 1775 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 1776 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 1777 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@669 | 1778 | call_func1( sh4_write_fpscr, R_EAX );
|
nkeynes@417 | 1779 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1780 | }
|
nkeynes@359 | 1781 | break;
|
nkeynes@359 | 1782 | case 0xF:
|
nkeynes@359 | 1783 | { /* LDC.L @Rm+, DBR */
|
nkeynes@359 | 1784 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1785 | COUNT_INST(I_LDCM);
|
nkeynes@586 | 1786 | check_priv();
|
nkeynes@359 | 1787 | load_reg( R_EAX, Rm );
|
nkeynes@395 | 1788 | check_ralign32( R_EAX );
|
nkeynes@586 | 1789 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 1790 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 1791 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@359 | 1792 | store_spreg( R_EAX, R_DBR );
|
nkeynes@417 | 1793 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1794 | }
|
nkeynes@359 | 1795 | break;
|
nkeynes@359 | 1796 | default:
|
nkeynes@359 | 1797 | UNDEF();
|
nkeynes@359 | 1798 | break;
|
nkeynes@359 | 1799 | }
|
nkeynes@359 | 1800 | break;
|
nkeynes@359 | 1801 | case 0x7:
|
nkeynes@359 | 1802 | switch( (ir&0x80) >> 7 ) {
|
nkeynes@359 | 1803 | case 0x0:
|
nkeynes@359 | 1804 | switch( (ir&0x70) >> 4 ) {
|
nkeynes@359 | 1805 | case 0x0:
|
nkeynes@359 | 1806 | { /* LDC.L @Rm+, SR */
|
nkeynes@359 | 1807 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1808 | COUNT_INST(I_LDCSRM);
|
nkeynes@386 | 1809 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@386 | 1810 | SLOTILLEGAL();
|
nkeynes@386 | 1811 | } else {
|
nkeynes@586 | 1812 | check_priv();
|
nkeynes@386 | 1813 | load_reg( R_EAX, Rm );
|
nkeynes@395 | 1814 | check_ralign32( R_EAX );
|
nkeynes@586 | 1815 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 1816 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 1817 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@386 | 1818 | call_func1( sh4_write_sr, R_EAX );
|
nkeynes@386 | 1819 | sh4_x86.priv_checked = FALSE;
|
nkeynes@386 | 1820 | sh4_x86.fpuen_checked = FALSE;
|
nkeynes@417 | 1821 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@386 | 1822 | }
|
nkeynes@359 | 1823 | }
|
nkeynes@359 | 1824 | break;
|
nkeynes@359 | 1825 | case 0x1:
|
nkeynes@359 | 1826 | { /* LDC.L @Rm+, GBR */
|
nkeynes@359 | 1827 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1828 | COUNT_INST(I_LDCM);
|
nkeynes@359 | 1829 | load_reg( R_EAX, Rm );
|
nkeynes@395 | 1830 | check_ralign32( R_EAX );
|
nkeynes@586 | 1831 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 1832 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 1833 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@359 | 1834 | store_spreg( R_EAX, R_GBR );
|
nkeynes@417 | 1835 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1836 | }
|
nkeynes@359 | 1837 | break;
|
nkeynes@359 | 1838 | case 0x2:
|
nkeynes@359 | 1839 | { /* LDC.L @Rm+, VBR */
|
nkeynes@359 | 1840 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1841 | COUNT_INST(I_LDCM);
|
nkeynes@586 | 1842 | check_priv();
|
nkeynes@359 | 1843 | load_reg( R_EAX, Rm );
|
nkeynes@395 | 1844 | check_ralign32( R_EAX );
|
nkeynes@586 | 1845 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 1846 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 1847 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@359 | 1848 | store_spreg( R_EAX, R_VBR );
|
nkeynes@417 | 1849 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1850 | }
|
nkeynes@359 | 1851 | break;
|
nkeynes@359 | 1852 | case 0x3:
|
nkeynes@359 | 1853 | { /* LDC.L @Rm+, SSR */
|
nkeynes@359 | 1854 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1855 | COUNT_INST(I_LDCM);
|
nkeynes@586 | 1856 | check_priv();
|
nkeynes@359 | 1857 | load_reg( R_EAX, Rm );
|
nkeynes@416 | 1858 | check_ralign32( R_EAX );
|
nkeynes@586 | 1859 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 1860 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 1861 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@359 | 1862 | store_spreg( R_EAX, R_SSR );
|
nkeynes@417 | 1863 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1864 | }
|
nkeynes@359 | 1865 | break;
|
nkeynes@359 | 1866 | case 0x4:
|
nkeynes@359 | 1867 | { /* LDC.L @Rm+, SPC */
|
nkeynes@359 | 1868 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1869 | COUNT_INST(I_LDCM);
|
nkeynes@586 | 1870 | check_priv();
|
nkeynes@359 | 1871 | load_reg( R_EAX, Rm );
|
nkeynes@395 | 1872 | check_ralign32( R_EAX );
|
nkeynes@586 | 1873 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 1874 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 1875 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@359 | 1876 | store_spreg( R_EAX, R_SPC );
|
nkeynes@417 | 1877 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1878 | }
|
nkeynes@359 | 1879 | break;
|
nkeynes@359 | 1880 | default:
|
nkeynes@359 | 1881 | UNDEF();
|
nkeynes@359 | 1882 | break;
|
nkeynes@359 | 1883 | }
|
nkeynes@359 | 1884 | break;
|
nkeynes@359 | 1885 | case 0x1:
|
nkeynes@359 | 1886 | { /* LDC.L @Rm+, Rn_BANK */
|
nkeynes@359 | 1887 | uint32_t Rm = ((ir>>8)&0xF); uint32_t Rn_BANK = ((ir>>4)&0x7);
|
nkeynes@671 | 1888 | COUNT_INST(I_LDCM);
|
nkeynes@586 | 1889 | check_priv();
|
nkeynes@374 | 1890 | load_reg( R_EAX, Rm );
|
nkeynes@395 | 1891 | check_ralign32( R_EAX );
|
nkeynes@586 | 1892 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 1893 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 1894 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@374 | 1895 | store_spreg( R_EAX, REG_OFFSET(r_bank[Rn_BANK]) );
|
nkeynes@417 | 1896 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1897 | }
|
nkeynes@359 | 1898 | break;
|
nkeynes@359 | 1899 | }
|
nkeynes@359 | 1900 | break;
|
nkeynes@359 | 1901 | case 0x8:
|
nkeynes@359 | 1902 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 1903 | case 0x0:
|
nkeynes@359 | 1904 | { /* SHLL2 Rn */
|
nkeynes@359 | 1905 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1906 | COUNT_INST(I_SHLL);
|
nkeynes@359 | 1907 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1908 | SHL_imm8_r32( 2, R_EAX );
|
nkeynes@359 | 1909 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 1910 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1911 | }
|
nkeynes@359 | 1912 | break;
|
nkeynes@359 | 1913 | case 0x1:
|
nkeynes@359 | 1914 | { /* SHLL8 Rn */
|
nkeynes@359 | 1915 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1916 | COUNT_INST(I_SHLL);
|
nkeynes@359 | 1917 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1918 | SHL_imm8_r32( 8, R_EAX );
|
nkeynes@359 | 1919 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 1920 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1921 | }
|
nkeynes@359 | 1922 | break;
|
nkeynes@359 | 1923 | case 0x2:
|
nkeynes@359 | 1924 | { /* SHLL16 Rn */
|
nkeynes@359 | 1925 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1926 | COUNT_INST(I_SHLL);
|
nkeynes@359 | 1927 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1928 | SHL_imm8_r32( 16, R_EAX );
|
nkeynes@359 | 1929 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 1930 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1931 | }
|
nkeynes@359 | 1932 | break;
|
nkeynes@359 | 1933 | default:
|
nkeynes@359 | 1934 | UNDEF();
|
nkeynes@359 | 1935 | break;
|
nkeynes@359 | 1936 | }
|
nkeynes@359 | 1937 | break;
|
nkeynes@359 | 1938 | case 0x9:
|
nkeynes@359 | 1939 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 1940 | case 0x0:
|
nkeynes@359 | 1941 | { /* SHLR2 Rn */
|
nkeynes@359 | 1942 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1943 | COUNT_INST(I_SHLR);
|
nkeynes@359 | 1944 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1945 | SHR_imm8_r32( 2, R_EAX );
|
nkeynes@359 | 1946 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 1947 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1948 | }
|
nkeynes@359 | 1949 | break;
|
nkeynes@359 | 1950 | case 0x1:
|
nkeynes@359 | 1951 | { /* SHLR8 Rn */
|
nkeynes@359 | 1952 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1953 | COUNT_INST(I_SHLR);
|
nkeynes@359 | 1954 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1955 | SHR_imm8_r32( 8, R_EAX );
|
nkeynes@359 | 1956 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 1957 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1958 | }
|
nkeynes@359 | 1959 | break;
|
nkeynes@359 | 1960 | case 0x2:
|
nkeynes@359 | 1961 | { /* SHLR16 Rn */
|
nkeynes@359 | 1962 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 1963 | COUNT_INST(I_SHLR);
|
nkeynes@359 | 1964 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 1965 | SHR_imm8_r32( 16, R_EAX );
|
nkeynes@359 | 1966 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 1967 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 1968 | }
|
nkeynes@359 | 1969 | break;
|
nkeynes@359 | 1970 | default:
|
nkeynes@359 | 1971 | UNDEF();
|
nkeynes@359 | 1972 | break;
|
nkeynes@359 | 1973 | }
|
nkeynes@359 | 1974 | break;
|
nkeynes@359 | 1975 | case 0xA:
|
nkeynes@359 | 1976 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 1977 | case 0x0:
|
nkeynes@359 | 1978 | { /* LDS Rm, MACH */
|
nkeynes@359 | 1979 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1980 | COUNT_INST(I_LDS);
|
nkeynes@359 | 1981 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1982 | store_spreg( R_EAX, R_MACH );
|
nkeynes@359 | 1983 | }
|
nkeynes@359 | 1984 | break;
|
nkeynes@359 | 1985 | case 0x1:
|
nkeynes@359 | 1986 | { /* LDS Rm, MACL */
|
nkeynes@359 | 1987 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1988 | COUNT_INST(I_LDS);
|
nkeynes@359 | 1989 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1990 | store_spreg( R_EAX, R_MACL );
|
nkeynes@359 | 1991 | }
|
nkeynes@359 | 1992 | break;
|
nkeynes@359 | 1993 | case 0x2:
|
nkeynes@359 | 1994 | { /* LDS Rm, PR */
|
nkeynes@359 | 1995 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 1996 | COUNT_INST(I_LDS);
|
nkeynes@359 | 1997 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 1998 | store_spreg( R_EAX, R_PR );
|
nkeynes@359 | 1999 | }
|
nkeynes@359 | 2000 | break;
|
nkeynes@359 | 2001 | case 0x3:
|
nkeynes@359 | 2002 | { /* LDC Rm, SGR */
|
nkeynes@359 | 2003 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 2004 | COUNT_INST(I_LDC);
|
nkeynes@386 | 2005 | check_priv();
|
nkeynes@359 | 2006 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 2007 | store_spreg( R_EAX, R_SGR );
|
nkeynes@417 | 2008 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2009 | }
|
nkeynes@359 | 2010 | break;
|
nkeynes@359 | 2011 | case 0x5:
|
nkeynes@359 | 2012 | { /* LDS Rm, FPUL */
|
nkeynes@359 | 2013 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 2014 | COUNT_INST(I_LDS);
|
nkeynes@626 | 2015 | check_fpuen();
|
nkeynes@359 | 2016 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 2017 | store_spreg( R_EAX, R_FPUL );
|
nkeynes@359 | 2018 | }
|
nkeynes@359 | 2019 | break;
|
nkeynes@359 | 2020 | case 0x6:
|
nkeynes@359 | 2021 | { /* LDS Rm, FPSCR */
|
nkeynes@359 | 2022 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 2023 | COUNT_INST(I_LDS);
|
nkeynes@626 | 2024 | check_fpuen();
|
nkeynes@359 | 2025 | load_reg( R_EAX, Rm );
|
nkeynes@669 | 2026 | call_func1( sh4_write_fpscr, R_EAX );
|
nkeynes@417 | 2027 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2028 | }
|
nkeynes@359 | 2029 | break;
|
nkeynes@359 | 2030 | case 0xF:
|
nkeynes@359 | 2031 | { /* LDC Rm, DBR */
|
nkeynes@359 | 2032 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 2033 | COUNT_INST(I_LDC);
|
nkeynes@386 | 2034 | check_priv();
|
nkeynes@359 | 2035 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 2036 | store_spreg( R_EAX, R_DBR );
|
nkeynes@417 | 2037 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2038 | }
|
nkeynes@359 | 2039 | break;
|
nkeynes@359 | 2040 | default:
|
nkeynes@359 | 2041 | UNDEF();
|
nkeynes@359 | 2042 | break;
|
nkeynes@359 | 2043 | }
|
nkeynes@359 | 2044 | break;
|
nkeynes@359 | 2045 | case 0xB:
|
nkeynes@359 | 2046 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 2047 | case 0x0:
|
nkeynes@359 | 2048 | { /* JSR @Rn */
|
nkeynes@359 | 2049 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 2050 | COUNT_INST(I_JSR);
|
nkeynes@374 | 2051 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 2052 | SLOTILLEGAL();
|
nkeynes@374 | 2053 | } else {
|
nkeynes@590 | 2054 | load_spreg( R_EAX, R_PC );
|
nkeynes@590 | 2055 | ADD_imm32_r32( pc + 4 - sh4_x86.block_start_pc, R_EAX );
|
nkeynes@374 | 2056 | store_spreg( R_EAX, R_PR );
|
nkeynes@408 | 2057 | load_reg( R_ECX, Rn );
|
nkeynes@590 | 2058 | store_spreg( R_ECX, R_NEW_PC );
|
nkeynes@601 | 2059 | sh4_x86.in_delay_slot = DELAY_PC;
|
nkeynes@409 | 2060 | sh4_x86.branch_taken = TRUE;
|
nkeynes@601 | 2061 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@601 | 2062 | if( UNTRANSLATABLE(pc+2) ) {
|
nkeynes@601 | 2063 | exit_block_emu(pc+2);
|
nkeynes@601 | 2064 | return 2;
|
nkeynes@601 | 2065 | } else {
|
nkeynes@601 | 2066 | sh4_translate_instruction(pc+2);
|
nkeynes@601 | 2067 | exit_block_newpcset(pc+2);
|
nkeynes@601 | 2068 | return 4;
|
nkeynes@601 | 2069 | }
|
nkeynes@374 | 2070 | }
|
nkeynes@359 | 2071 | }
|
nkeynes@359 | 2072 | break;
|
nkeynes@359 | 2073 | case 0x1:
|
nkeynes@359 | 2074 | { /* TAS.B @Rn */
|
nkeynes@359 | 2075 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 2076 | COUNT_INST(I_TASB);
|
nkeynes@586 | 2077 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 2078 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 2079 | PUSH_realigned_r32( R_EAX );
|
nkeynes@586 | 2080 | MEM_READ_BYTE( R_EAX, R_EAX );
|
nkeynes@361 | 2081 | TEST_r8_r8( R_AL, R_AL );
|
nkeynes@361 | 2082 | SETE_t();
|
nkeynes@361 | 2083 | OR_imm8_r8( 0x80, R_AL );
|
nkeynes@586 | 2084 | POP_realigned_r32( R_ECX );
|
nkeynes@361 | 2085 | MEM_WRITE_BYTE( R_ECX, R_EAX );
|
nkeynes@417 | 2086 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2087 | }
|
nkeynes@359 | 2088 | break;
|
nkeynes@359 | 2089 | case 0x2:
|
nkeynes@359 | 2090 | { /* JMP @Rn */
|
nkeynes@359 | 2091 | uint32_t Rn = ((ir>>8)&0xF);
|
nkeynes@671 | 2092 | COUNT_INST(I_JMP);
|
nkeynes@374 | 2093 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 2094 | SLOTILLEGAL();
|
nkeynes@374 | 2095 | } else {
|
nkeynes@408 | 2096 | load_reg( R_ECX, Rn );
|
nkeynes@590 | 2097 | store_spreg( R_ECX, R_NEW_PC );
|
nkeynes@590 | 2098 | sh4_x86.in_delay_slot = DELAY_PC;
|
nkeynes@409 | 2099 | sh4_x86.branch_taken = TRUE;
|
nkeynes@601 | 2100 | if( UNTRANSLATABLE(pc+2) ) {
|
nkeynes@601 | 2101 | exit_block_emu(pc+2);
|
nkeynes@601 | 2102 | return 2;
|
nkeynes@601 | 2103 | } else {
|
nkeynes@601 | 2104 | sh4_translate_instruction(pc+2);
|
nkeynes@601 | 2105 | exit_block_newpcset(pc+2);
|
nkeynes@601 | 2106 | return 4;
|
nkeynes@601 | 2107 | }
|
nkeynes@374 | 2108 | }
|
nkeynes@359 | 2109 | }
|
nkeynes@359 | 2110 | break;
|
nkeynes@359 | 2111 | default:
|
nkeynes@359 | 2112 | UNDEF();
|
nkeynes@359 | 2113 | break;
|
nkeynes@359 | 2114 | }
|
nkeynes@359 | 2115 | break;
|
nkeynes@359 | 2116 | case 0xC:
|
nkeynes@359 | 2117 | { /* SHAD Rm, Rn */
|
nkeynes@359 | 2118 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2119 | COUNT_INST(I_SHAD);
|
nkeynes@359 | 2120 | /* Annoyingly enough, not directly convertible */
|
nkeynes@361 | 2121 | load_reg( R_EAX, Rn );
|
nkeynes@361 | 2122 | load_reg( R_ECX, Rm );
|
nkeynes@361 | 2123 | CMP_imm32_r32( 0, R_ECX );
|
nkeynes@669 | 2124 | JGE_rel8(doshl);
|
nkeynes@361 | 2125 |
|
nkeynes@361 | 2126 | NEG_r32( R_ECX ); // 2
|
nkeynes@361 | 2127 | AND_imm8_r8( 0x1F, R_CL ); // 3
|
nkeynes@669 | 2128 | JE_rel8(emptysar); // 2
|
nkeynes@361 | 2129 | SAR_r32_CL( R_EAX ); // 2
|
nkeynes@669 | 2130 | JMP_rel8(end); // 2
|
nkeynes@386 | 2131 |
|
nkeynes@386 | 2132 | JMP_TARGET(emptysar);
|
nkeynes@386 | 2133 | SAR_imm8_r32(31, R_EAX ); // 3
|
nkeynes@669 | 2134 | JMP_rel8(end2);
|
nkeynes@386 | 2135 |
|
nkeynes@380 | 2136 | JMP_TARGET(doshl);
|
nkeynes@361 | 2137 | AND_imm8_r8( 0x1F, R_CL ); // 3
|
nkeynes@361 | 2138 | SHL_r32_CL( R_EAX ); // 2
|
nkeynes@380 | 2139 | JMP_TARGET(end);
|
nkeynes@386 | 2140 | JMP_TARGET(end2);
|
nkeynes@361 | 2141 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 2142 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2143 | }
|
nkeynes@359 | 2144 | break;
|
nkeynes@359 | 2145 | case 0xD:
|
nkeynes@359 | 2146 | { /* SHLD Rm, Rn */
|
nkeynes@359 | 2147 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2148 | COUNT_INST(I_SHLD);
|
nkeynes@368 | 2149 | load_reg( R_EAX, Rn );
|
nkeynes@368 | 2150 | load_reg( R_ECX, Rm );
|
nkeynes@386 | 2151 | CMP_imm32_r32( 0, R_ECX );
|
nkeynes@669 | 2152 | JGE_rel8(doshl);
|
nkeynes@368 | 2153 |
|
nkeynes@386 | 2154 | NEG_r32( R_ECX ); // 2
|
nkeynes@386 | 2155 | AND_imm8_r8( 0x1F, R_CL ); // 3
|
nkeynes@669 | 2156 | JE_rel8(emptyshr );
|
nkeynes@386 | 2157 | SHR_r32_CL( R_EAX ); // 2
|
nkeynes@669 | 2158 | JMP_rel8(end); // 2
|
nkeynes@386 | 2159 |
|
nkeynes@386 | 2160 | JMP_TARGET(emptyshr);
|
nkeynes@386 | 2161 | XOR_r32_r32( R_EAX, R_EAX );
|
nkeynes@669 | 2162 | JMP_rel8(end2);
|
nkeynes@386 | 2163 |
|
nkeynes@386 | 2164 | JMP_TARGET(doshl);
|
nkeynes@386 | 2165 | AND_imm8_r8( 0x1F, R_CL ); // 3
|
nkeynes@386 | 2166 | SHL_r32_CL( R_EAX ); // 2
|
nkeynes@386 | 2167 | JMP_TARGET(end);
|
nkeynes@386 | 2168 | JMP_TARGET(end2);
|
nkeynes@368 | 2169 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 2170 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2171 | }
|
nkeynes@359 | 2172 | break;
|
nkeynes@359 | 2173 | case 0xE:
|
nkeynes@359 | 2174 | switch( (ir&0x80) >> 7 ) {
|
nkeynes@359 | 2175 | case 0x0:
|
nkeynes@359 | 2176 | switch( (ir&0x70) >> 4 ) {
|
nkeynes@359 | 2177 | case 0x0:
|
nkeynes@359 | 2178 | { /* LDC Rm, SR */
|
nkeynes@359 | 2179 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 2180 | COUNT_INST(I_LDCSR);
|
nkeynes@386 | 2181 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@386 | 2182 | SLOTILLEGAL();
|
nkeynes@386 | 2183 | } else {
|
nkeynes@386 | 2184 | check_priv();
|
nkeynes@386 | 2185 | load_reg( R_EAX, Rm );
|
nkeynes@386 | 2186 | call_func1( sh4_write_sr, R_EAX );
|
nkeynes@386 | 2187 | sh4_x86.priv_checked = FALSE;
|
nkeynes@386 | 2188 | sh4_x86.fpuen_checked = FALSE;
|
nkeynes@417 | 2189 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@386 | 2190 | }
|
nkeynes@359 | 2191 | }
|
nkeynes@359 | 2192 | break;
|
nkeynes@359 | 2193 | case 0x1:
|
nkeynes@359 | 2194 | { /* LDC Rm, GBR */
|
nkeynes@359 | 2195 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 2196 | COUNT_INST(I_LDC);
|
nkeynes@359 | 2197 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 2198 | store_spreg( R_EAX, R_GBR );
|
nkeynes@359 | 2199 | }
|
nkeynes@359 | 2200 | break;
|
nkeynes@359 | 2201 | case 0x2:
|
nkeynes@359 | 2202 | { /* LDC Rm, VBR */
|
nkeynes@359 | 2203 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 2204 | COUNT_INST(I_LDC);
|
nkeynes@386 | 2205 | check_priv();
|
nkeynes@359 | 2206 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 2207 | store_spreg( R_EAX, R_VBR );
|
nkeynes@417 | 2208 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2209 | }
|
nkeynes@359 | 2210 | break;
|
nkeynes@359 | 2211 | case 0x3:
|
nkeynes@359 | 2212 | { /* LDC Rm, SSR */
|
nkeynes@359 | 2213 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 2214 | COUNT_INST(I_LDC);
|
nkeynes@386 | 2215 | check_priv();
|
nkeynes@359 | 2216 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 2217 | store_spreg( R_EAX, R_SSR );
|
nkeynes@417 | 2218 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2219 | }
|
nkeynes@359 | 2220 | break;
|
nkeynes@359 | 2221 | case 0x4:
|
nkeynes@359 | 2222 | { /* LDC Rm, SPC */
|
nkeynes@359 | 2223 | uint32_t Rm = ((ir>>8)&0xF);
|
nkeynes@671 | 2224 | COUNT_INST(I_LDC);
|
nkeynes@386 | 2225 | check_priv();
|
nkeynes@359 | 2226 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 2227 | store_spreg( R_EAX, R_SPC );
|
nkeynes@417 | 2228 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2229 | }
|
nkeynes@359 | 2230 | break;
|
nkeynes@359 | 2231 | default:
|
nkeynes@359 | 2232 | UNDEF();
|
nkeynes@359 | 2233 | break;
|
nkeynes@359 | 2234 | }
|
nkeynes@359 | 2235 | break;
|
nkeynes@359 | 2236 | case 0x1:
|
nkeynes@359 | 2237 | { /* LDC Rm, Rn_BANK */
|
nkeynes@359 | 2238 | uint32_t Rm = ((ir>>8)&0xF); uint32_t Rn_BANK = ((ir>>4)&0x7);
|
nkeynes@671 | 2239 | COUNT_INST(I_LDC);
|
nkeynes@386 | 2240 | check_priv();
|
nkeynes@374 | 2241 | load_reg( R_EAX, Rm );
|
nkeynes@374 | 2242 | store_spreg( R_EAX, REG_OFFSET(r_bank[Rn_BANK]) );
|
nkeynes@417 | 2243 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2244 | }
|
nkeynes@359 | 2245 | break;
|
nkeynes@359 | 2246 | }
|
nkeynes@359 | 2247 | break;
|
nkeynes@359 | 2248 | case 0xF:
|
nkeynes@359 | 2249 | { /* MAC.W @Rm+, @Rn+ */
|
nkeynes@359 | 2250 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2251 | COUNT_INST(I_MACW);
|
nkeynes@586 | 2252 | if( Rm == Rn ) {
|
nkeynes@586 | 2253 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 2254 | check_ralign16( R_EAX );
|
nkeynes@586 | 2255 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2256 | PUSH_realigned_r32( R_EAX );
|
nkeynes@586 | 2257 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 2258 | ADD_imm8s_r32( 2, R_EAX );
|
nkeynes@596 | 2259 | MMU_TRANSLATE_READ_EXC( R_EAX, -5 );
|
nkeynes@586 | 2260 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 2261 | // Note translate twice in case of page boundaries. Maybe worth
|
nkeynes@586 | 2262 | // adding a page-boundary check to skip the second translation
|
nkeynes@586 | 2263 | } else {
|
nkeynes@586 | 2264 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 2265 | check_ralign16( R_EAX );
|
nkeynes@586 | 2266 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@596 | 2267 | load_reg( R_ECX, Rn );
|
nkeynes@596 | 2268 | check_ralign16( R_ECX );
|
nkeynes@586 | 2269 | PUSH_realigned_r32( R_EAX );
|
nkeynes@596 | 2270 | MMU_TRANSLATE_READ_EXC( R_ECX, -5 );
|
nkeynes@596 | 2271 | MOV_r32_r32( R_ECX, R_EAX );
|
nkeynes@586 | 2272 | ADD_imm8s_sh4r( 2, REG_OFFSET(r[Rn]) );
|
nkeynes@586 | 2273 | ADD_imm8s_sh4r( 2, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 2274 | }
|
nkeynes@586 | 2275 | MEM_READ_WORD( R_EAX, R_EAX );
|
nkeynes@586 | 2276 | POP_r32( R_ECX );
|
nkeynes@586 | 2277 | PUSH_r32( R_EAX );
|
nkeynes@386 | 2278 | MEM_READ_WORD( R_ECX, R_EAX );
|
nkeynes@547 | 2279 | POP_realigned_r32( R_ECX );
|
nkeynes@386 | 2280 | IMUL_r32( R_ECX );
|
nkeynes@386 | 2281 |
|
nkeynes@386 | 2282 | load_spreg( R_ECX, R_S );
|
nkeynes@386 | 2283 | TEST_r32_r32( R_ECX, R_ECX );
|
nkeynes@669 | 2284 | JE_rel8( nosat );
|
nkeynes@386 | 2285 |
|
nkeynes@386 | 2286 | ADD_r32_sh4r( R_EAX, R_MACL ); // 6
|
nkeynes@669 | 2287 | JNO_rel8( end ); // 2
|
nkeynes@386 | 2288 | load_imm32( R_EDX, 1 ); // 5
|
nkeynes@386 | 2289 | store_spreg( R_EDX, R_MACH ); // 6
|
nkeynes@669 | 2290 | JS_rel8( positive ); // 2
|
nkeynes@386 | 2291 | load_imm32( R_EAX, 0x80000000 );// 5
|
nkeynes@386 | 2292 | store_spreg( R_EAX, R_MACL ); // 6
|
nkeynes@669 | 2293 | JMP_rel8(end2); // 2
|
nkeynes@386 | 2294 |
|
nkeynes@386 | 2295 | JMP_TARGET(positive);
|
nkeynes@386 | 2296 | load_imm32( R_EAX, 0x7FFFFFFF );// 5
|
nkeynes@386 | 2297 | store_spreg( R_EAX, R_MACL ); // 6
|
nkeynes@669 | 2298 | JMP_rel8(end3); // 2
|
nkeynes@386 | 2299 |
|
nkeynes@386 | 2300 | JMP_TARGET(nosat);
|
nkeynes@386 | 2301 | ADD_r32_sh4r( R_EAX, R_MACL ); // 6
|
nkeynes@386 | 2302 | ADC_r32_sh4r( R_EDX, R_MACH ); // 6
|
nkeynes@386 | 2303 | JMP_TARGET(end);
|
nkeynes@386 | 2304 | JMP_TARGET(end2);
|
nkeynes@386 | 2305 | JMP_TARGET(end3);
|
nkeynes@417 | 2306 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2307 | }
|
nkeynes@359 | 2308 | break;
|
nkeynes@359 | 2309 | }
|
nkeynes@359 | 2310 | break;
|
nkeynes@359 | 2311 | case 0x5:
|
nkeynes@359 | 2312 | { /* MOV.L @(disp, Rm), Rn */
|
nkeynes@359 | 2313 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); uint32_t disp = (ir&0xF)<<2;
|
nkeynes@671 | 2314 | COUNT_INST(I_MOVL);
|
nkeynes@586 | 2315 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 2316 | ADD_imm8s_r32( disp, R_EAX );
|
nkeynes@586 | 2317 | check_ralign32( R_EAX );
|
nkeynes@586 | 2318 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2319 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@361 | 2320 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 2321 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2322 | }
|
nkeynes@359 | 2323 | break;
|
nkeynes@359 | 2324 | case 0x6:
|
nkeynes@359 | 2325 | switch( ir&0xF ) {
|
nkeynes@359 | 2326 | case 0x0:
|
nkeynes@359 | 2327 | { /* MOV.B @Rm, Rn */
|
nkeynes@359 | 2328 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2329 | COUNT_INST(I_MOVB);
|
nkeynes@586 | 2330 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 2331 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2332 | MEM_READ_BYTE( R_EAX, R_EAX );
|
nkeynes@386 | 2333 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 2334 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2335 | }
|
nkeynes@359 | 2336 | break;
|
nkeynes@359 | 2337 | case 0x1:
|
nkeynes@359 | 2338 | { /* MOV.W @Rm, Rn */
|
nkeynes@359 | 2339 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2340 | COUNT_INST(I_MOVW);
|
nkeynes@586 | 2341 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 2342 | check_ralign16( R_EAX );
|
nkeynes@586 | 2343 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2344 | MEM_READ_WORD( R_EAX, R_EAX );
|
nkeynes@361 | 2345 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 2346 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2347 | }
|
nkeynes@359 | 2348 | break;
|
nkeynes@359 | 2349 | case 0x2:
|
nkeynes@359 | 2350 | { /* MOV.L @Rm, Rn */
|
nkeynes@359 | 2351 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2352 | COUNT_INST(I_MOVL);
|
nkeynes@586 | 2353 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 2354 | check_ralign32( R_EAX );
|
nkeynes@586 | 2355 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2356 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@361 | 2357 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 2358 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2359 | }
|
nkeynes@359 | 2360 | break;
|
nkeynes@359 | 2361 | case 0x3:
|
nkeynes@359 | 2362 | { /* MOV Rm, Rn */
|
nkeynes@359 | 2363 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2364 | COUNT_INST(I_MOV);
|
nkeynes@359 | 2365 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 2366 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 2367 | }
|
nkeynes@359 | 2368 | break;
|
nkeynes@359 | 2369 | case 0x4:
|
nkeynes@359 | 2370 | { /* MOV.B @Rm+, Rn */
|
nkeynes@359 | 2371 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2372 | COUNT_INST(I_MOVB);
|
nkeynes@586 | 2373 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 2374 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2375 | ADD_imm8s_sh4r( 1, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 2376 | MEM_READ_BYTE( R_EAX, R_EAX );
|
nkeynes@359 | 2377 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 2378 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2379 | }
|
nkeynes@359 | 2380 | break;
|
nkeynes@359 | 2381 | case 0x5:
|
nkeynes@359 | 2382 | { /* MOV.W @Rm+, Rn */
|
nkeynes@359 | 2383 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2384 | COUNT_INST(I_MOVW);
|
nkeynes@361 | 2385 | load_reg( R_EAX, Rm );
|
nkeynes@374 | 2386 | check_ralign16( R_EAX );
|
nkeynes@586 | 2387 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2388 | ADD_imm8s_sh4r( 2, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 2389 | MEM_READ_WORD( R_EAX, R_EAX );
|
nkeynes@361 | 2390 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 2391 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2392 | }
|
nkeynes@359 | 2393 | break;
|
nkeynes@359 | 2394 | case 0x6:
|
nkeynes@359 | 2395 | { /* MOV.L @Rm+, Rn */
|
nkeynes@359 | 2396 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2397 | COUNT_INST(I_MOVL);
|
nkeynes@361 | 2398 | load_reg( R_EAX, Rm );
|
nkeynes@386 | 2399 | check_ralign32( R_EAX );
|
nkeynes@586 | 2400 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2401 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 2402 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@361 | 2403 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 2404 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2405 | }
|
nkeynes@359 | 2406 | break;
|
nkeynes@359 | 2407 | case 0x7:
|
nkeynes@359 | 2408 | { /* NOT Rm, Rn */
|
nkeynes@359 | 2409 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2410 | COUNT_INST(I_NOT);
|
nkeynes@359 | 2411 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 2412 | NOT_r32( R_EAX );
|
nkeynes@359 | 2413 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 2414 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2415 | }
|
nkeynes@359 | 2416 | break;
|
nkeynes@359 | 2417 | case 0x8:
|
nkeynes@359 | 2418 | { /* SWAP.B Rm, Rn */
|
nkeynes@359 | 2419 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2420 | COUNT_INST(I_SWAPB);
|
nkeynes@359 | 2421 | load_reg( R_EAX, Rm );
|
nkeynes@601 | 2422 | XCHG_r8_r8( R_AL, R_AH ); // NB: does not touch EFLAGS
|
nkeynes@359 | 2423 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 2424 | }
|
nkeynes@359 | 2425 | break;
|
nkeynes@359 | 2426 | case 0x9:
|
nkeynes@359 | 2427 | { /* SWAP.W Rm, Rn */
|
nkeynes@359 | 2428 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2429 | COUNT_INST(I_SWAPB);
|
nkeynes@359 | 2430 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 2431 | MOV_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 2432 | SHL_imm8_r32( 16, R_ECX );
|
nkeynes@359 | 2433 | SHR_imm8_r32( 16, R_EAX );
|
nkeynes@359 | 2434 | OR_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 2435 | store_reg( R_ECX, Rn );
|
nkeynes@417 | 2436 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2437 | }
|
nkeynes@359 | 2438 | break;
|
nkeynes@359 | 2439 | case 0xA:
|
nkeynes@359 | 2440 | { /* NEGC Rm, Rn */
|
nkeynes@359 | 2441 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2442 | COUNT_INST(I_NEGC);
|
nkeynes@359 | 2443 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 2444 | XOR_r32_r32( R_ECX, R_ECX );
|
nkeynes@359 | 2445 | LDC_t();
|
nkeynes@359 | 2446 | SBB_r32_r32( R_EAX, R_ECX );
|
nkeynes@359 | 2447 | store_reg( R_ECX, Rn );
|
nkeynes@359 | 2448 | SETC_t();
|
nkeynes@417 | 2449 | sh4_x86.tstate = TSTATE_C;
|
nkeynes@359 | 2450 | }
|
nkeynes@359 | 2451 | break;
|
nkeynes@359 | 2452 | case 0xB:
|
nkeynes@359 | 2453 | { /* NEG Rm, Rn */
|
nkeynes@359 | 2454 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2455 | COUNT_INST(I_NEG);
|
nkeynes@359 | 2456 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 2457 | NEG_r32( R_EAX );
|
nkeynes@359 | 2458 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 2459 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2460 | }
|
nkeynes@359 | 2461 | break;
|
nkeynes@359 | 2462 | case 0xC:
|
nkeynes@359 | 2463 | { /* EXTU.B Rm, Rn */
|
nkeynes@359 | 2464 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2465 | COUNT_INST(I_EXTUB);
|
nkeynes@361 | 2466 | load_reg( R_EAX, Rm );
|
nkeynes@361 | 2467 | MOVZX_r8_r32( R_EAX, R_EAX );
|
nkeynes@361 | 2468 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 2469 | }
|
nkeynes@359 | 2470 | break;
|
nkeynes@359 | 2471 | case 0xD:
|
nkeynes@359 | 2472 | { /* EXTU.W Rm, Rn */
|
nkeynes@359 | 2473 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2474 | COUNT_INST(I_EXTUW);
|
nkeynes@361 | 2475 | load_reg( R_EAX, Rm );
|
nkeynes@361 | 2476 | MOVZX_r16_r32( R_EAX, R_EAX );
|
nkeynes@361 | 2477 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 2478 | }
|
nkeynes@359 | 2479 | break;
|
nkeynes@359 | 2480 | case 0xE:
|
nkeynes@359 | 2481 | { /* EXTS.B Rm, Rn */
|
nkeynes@359 | 2482 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2483 | COUNT_INST(I_EXTSB);
|
nkeynes@359 | 2484 | load_reg( R_EAX, Rm );
|
nkeynes@359 | 2485 | MOVSX_r8_r32( R_EAX, R_EAX );
|
nkeynes@359 | 2486 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 2487 | }
|
nkeynes@359 | 2488 | break;
|
nkeynes@359 | 2489 | case 0xF:
|
nkeynes@359 | 2490 | { /* EXTS.W Rm, Rn */
|
nkeynes@359 | 2491 | uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 2492 | COUNT_INST(I_EXTSW);
|
nkeynes@361 | 2493 | load_reg( R_EAX, Rm );
|
nkeynes@361 | 2494 | MOVSX_r16_r32( R_EAX, R_EAX );
|
nkeynes@361 | 2495 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 2496 | }
|
nkeynes@359 | 2497 | break;
|
nkeynes@359 | 2498 | }
|
nkeynes@359 | 2499 | break;
|
nkeynes@359 | 2500 | case 0x7:
|
nkeynes@359 | 2501 | { /* ADD #imm, Rn */
|
nkeynes@359 | 2502 | uint32_t Rn = ((ir>>8)&0xF); int32_t imm = SIGNEXT8(ir&0xFF);
|
nkeynes@671 | 2503 | COUNT_INST(I_ADDI);
|
nkeynes@359 | 2504 | load_reg( R_EAX, Rn );
|
nkeynes@359 | 2505 | ADD_imm8s_r32( imm, R_EAX );
|
nkeynes@359 | 2506 | store_reg( R_EAX, Rn );
|
nkeynes@417 | 2507 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2508 | }
|
nkeynes@359 | 2509 | break;
|
nkeynes@359 | 2510 | case 0x8:
|
nkeynes@359 | 2511 | switch( (ir&0xF00) >> 8 ) {
|
nkeynes@359 | 2512 | case 0x0:
|
nkeynes@359 | 2513 | { /* MOV.B R0, @(disp, Rn) */
|
nkeynes@359 | 2514 | uint32_t Rn = ((ir>>4)&0xF); uint32_t disp = (ir&0xF);
|
nkeynes@671 | 2515 | COUNT_INST(I_MOVB);
|
nkeynes@586 | 2516 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 2517 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@586 | 2518 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 2519 | load_reg( R_EDX, 0 );
|
nkeynes@586 | 2520 | MEM_WRITE_BYTE( R_EAX, R_EDX );
|
nkeynes@417 | 2521 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2522 | }
|
nkeynes@359 | 2523 | break;
|
nkeynes@359 | 2524 | case 0x1:
|
nkeynes@359 | 2525 | { /* MOV.W R0, @(disp, Rn) */
|
nkeynes@359 | 2526 | uint32_t Rn = ((ir>>4)&0xF); uint32_t disp = (ir&0xF)<<1;
|
nkeynes@671 | 2527 | COUNT_INST(I_MOVW);
|
nkeynes@586 | 2528 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 2529 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@586 | 2530 | check_walign16( R_EAX );
|
nkeynes@586 | 2531 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 2532 | load_reg( R_EDX, 0 );
|
nkeynes@586 | 2533 | MEM_WRITE_WORD( R_EAX, R_EDX );
|
nkeynes@417 | 2534 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2535 | }
|
nkeynes@359 | 2536 | break;
|
nkeynes@359 | 2537 | case 0x4:
|
nkeynes@359 | 2538 | { /* MOV.B @(disp, Rm), R0 */
|
nkeynes@359 | 2539 | uint32_t Rm = ((ir>>4)&0xF); uint32_t disp = (ir&0xF);
|
nkeynes@671 | 2540 | COUNT_INST(I_MOVB);
|
nkeynes@586 | 2541 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 2542 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@586 | 2543 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2544 | MEM_READ_BYTE( R_EAX, R_EAX );
|
nkeynes@359 | 2545 | store_reg( R_EAX, 0 );
|
nkeynes@417 | 2546 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2547 | }
|
nkeynes@359 | 2548 | break;
|
nkeynes@359 | 2549 | case 0x5:
|
nkeynes@359 | 2550 | { /* MOV.W @(disp, Rm), R0 */
|
nkeynes@359 | 2551 | uint32_t Rm = ((ir>>4)&0xF); uint32_t disp = (ir&0xF)<<1;
|
nkeynes@671 | 2552 | COUNT_INST(I_MOVW);
|
nkeynes@586 | 2553 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 2554 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@586 | 2555 | check_ralign16( R_EAX );
|
nkeynes@586 | 2556 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2557 | MEM_READ_WORD( R_EAX, R_EAX );
|
nkeynes@361 | 2558 | store_reg( R_EAX, 0 );
|
nkeynes@417 | 2559 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2560 | }
|
nkeynes@359 | 2561 | break;
|
nkeynes@359 | 2562 | case 0x8:
|
nkeynes@359 | 2563 | { /* CMP/EQ #imm, R0 */
|
nkeynes@359 | 2564 | int32_t imm = SIGNEXT8(ir&0xFF);
|
nkeynes@671 | 2565 | COUNT_INST(I_CMPEQI);
|
nkeynes@359 | 2566 | load_reg( R_EAX, 0 );
|
nkeynes@359 | 2567 | CMP_imm8s_r32(imm, R_EAX);
|
nkeynes@359 | 2568 | SETE_t();
|
nkeynes@417 | 2569 | sh4_x86.tstate = TSTATE_E;
|
nkeynes@359 | 2570 | }
|
nkeynes@359 | 2571 | break;
|
nkeynes@359 | 2572 | case 0x9:
|
nkeynes@359 | 2573 | { /* BT disp */
|
nkeynes@359 | 2574 | int32_t disp = SIGNEXT8(ir&0xFF)<<1;
|
nkeynes@671 | 2575 | COUNT_INST(I_BT);
|
nkeynes@374 | 2576 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 2577 | SLOTILLEGAL();
|
nkeynes@374 | 2578 | } else {
|
nkeynes@586 | 2579 | sh4vma_t target = disp + pc + 4;
|
nkeynes@669 | 2580 | JF_rel8( nottaken );
|
nkeynes@586 | 2581 | exit_block_rel(target, pc+2 );
|
nkeynes@380 | 2582 | JMP_TARGET(nottaken);
|
nkeynes@408 | 2583 | return 2;
|
nkeynes@374 | 2584 | }
|
nkeynes@359 | 2585 | }
|
nkeynes@359 | 2586 | break;
|
nkeynes@359 | 2587 | case 0xB:
|
nkeynes@359 | 2588 | { /* BF disp */
|
nkeynes@359 | 2589 | int32_t disp = SIGNEXT8(ir&0xFF)<<1;
|
nkeynes@671 | 2590 | COUNT_INST(I_BF);
|
nkeynes@374 | 2591 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 2592 | SLOTILLEGAL();
|
nkeynes@374 | 2593 | } else {
|
nkeynes@586 | 2594 | sh4vma_t target = disp + pc + 4;
|
nkeynes@669 | 2595 | JT_rel8( nottaken );
|
nkeynes@586 | 2596 | exit_block_rel(target, pc+2 );
|
nkeynes@380 | 2597 | JMP_TARGET(nottaken);
|
nkeynes@408 | 2598 | return 2;
|
nkeynes@374 | 2599 | }
|
nkeynes@359 | 2600 | }
|
nkeynes@359 | 2601 | break;
|
nkeynes@359 | 2602 | case 0xD:
|
nkeynes@359 | 2603 | { /* BT/S disp */
|
nkeynes@359 | 2604 | int32_t disp = SIGNEXT8(ir&0xFF)<<1;
|
nkeynes@671 | 2605 | COUNT_INST(I_BTS);
|
nkeynes@374 | 2606 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 2607 | SLOTILLEGAL();
|
nkeynes@374 | 2608 | } else {
|
nkeynes@590 | 2609 | sh4_x86.in_delay_slot = DELAY_PC;
|
nkeynes@601 | 2610 | if( UNTRANSLATABLE(pc+2) ) {
|
nkeynes@601 | 2611 | load_imm32( R_EAX, pc + 4 - sh4_x86.block_start_pc );
|
nkeynes@669 | 2612 | JF_rel8(nottaken);
|
nkeynes@601 | 2613 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@601 | 2614 | JMP_TARGET(nottaken);
|
nkeynes@601 | 2615 | ADD_sh4r_r32( R_PC, R_EAX );
|
nkeynes@601 | 2616 | store_spreg( R_EAX, R_NEW_PC );
|
nkeynes@601 | 2617 | exit_block_emu(pc+2);
|
nkeynes@601 | 2618 | sh4_x86.branch_taken = TRUE;
|
nkeynes@601 | 2619 | return 2;
|
nkeynes@601 | 2620 | } else {
|
nkeynes@601 | 2621 | if( sh4_x86.tstate == TSTATE_NONE ) {
|
nkeynes@601 | 2622 | CMP_imm8s_sh4r( 1, R_T );
|
nkeynes@601 | 2623 | sh4_x86.tstate = TSTATE_E;
|
nkeynes@601 | 2624 | }
|
nkeynes@601 | 2625 | OP(0x0F); OP(0x80+(sh4_x86.tstate^1)); uint32_t *patch = (uint32_t *)xlat_output; OP32(0); // JF rel32
|
nkeynes@601 | 2626 | sh4_translate_instruction(pc+2);
|
nkeynes@601 | 2627 | exit_block_rel( disp + pc + 4, pc+4 );
|
nkeynes@601 | 2628 | // not taken
|
nkeynes@601 | 2629 | *patch = (xlat_output - ((uint8_t *)patch)) - 4;
|
nkeynes@601 | 2630 | sh4_translate_instruction(pc+2);
|
nkeynes@601 | 2631 | return 4;
|
nkeynes@417 | 2632 | }
|
nkeynes@374 | 2633 | }
|
nkeynes@359 | 2634 | }
|
nkeynes@359 | 2635 | break;
|
nkeynes@359 | 2636 | case 0xF:
|
nkeynes@359 | 2637 | { /* BF/S disp */
|
nkeynes@359 | 2638 | int32_t disp = SIGNEXT8(ir&0xFF)<<1;
|
nkeynes@671 | 2639 | COUNT_INST(I_BFS);
|
nkeynes@374 | 2640 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 2641 | SLOTILLEGAL();
|
nkeynes@374 | 2642 | } else {
|
nkeynes@590 | 2643 | sh4_x86.in_delay_slot = DELAY_PC;
|
nkeynes@601 | 2644 | if( UNTRANSLATABLE(pc+2) ) {
|
nkeynes@601 | 2645 | load_imm32( R_EAX, pc + 4 - sh4_x86.block_start_pc );
|
nkeynes@669 | 2646 | JT_rel8(nottaken);
|
nkeynes@601 | 2647 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@601 | 2648 | JMP_TARGET(nottaken);
|
nkeynes@601 | 2649 | ADD_sh4r_r32( R_PC, R_EAX );
|
nkeynes@601 | 2650 | store_spreg( R_EAX, R_NEW_PC );
|
nkeynes@601 | 2651 | exit_block_emu(pc+2);
|
nkeynes@601 | 2652 | sh4_x86.branch_taken = TRUE;
|
nkeynes@601 | 2653 | return 2;
|
nkeynes@601 | 2654 | } else {
|
nkeynes@601 | 2655 | if( sh4_x86.tstate == TSTATE_NONE ) {
|
nkeynes@601 | 2656 | CMP_imm8s_sh4r( 1, R_T );
|
nkeynes@601 | 2657 | sh4_x86.tstate = TSTATE_E;
|
nkeynes@601 | 2658 | }
|
nkeynes@601 | 2659 | sh4vma_t target = disp + pc + 4;
|
nkeynes@601 | 2660 | OP(0x0F); OP(0x80+sh4_x86.tstate); uint32_t *patch = (uint32_t *)xlat_output; OP32(0); // JT rel32
|
nkeynes@601 | 2661 | sh4_translate_instruction(pc+2);
|
nkeynes@601 | 2662 | exit_block_rel( target, pc+4 );
|
nkeynes@601 | 2663 |
|
nkeynes@601 | 2664 | // not taken
|
nkeynes@601 | 2665 | *patch = (xlat_output - ((uint8_t *)patch)) - 4;
|
nkeynes@601 | 2666 | sh4_translate_instruction(pc+2);
|
nkeynes@601 | 2667 | return 4;
|
nkeynes@417 | 2668 | }
|
nkeynes@374 | 2669 | }
|
nkeynes@359 | 2670 | }
|
nkeynes@359 | 2671 | break;
|
nkeynes@359 | 2672 | default:
|
nkeynes@359 | 2673 | UNDEF();
|
nkeynes@359 | 2674 | break;
|
nkeynes@359 | 2675 | }
|
nkeynes@359 | 2676 | break;
|
nkeynes@359 | 2677 | case 0x9:
|
nkeynes@359 | 2678 | { /* MOV.W @(disp, PC), Rn */
|
nkeynes@359 | 2679 | uint32_t Rn = ((ir>>8)&0xF); uint32_t disp = (ir&0xFF)<<1;
|
nkeynes@671 | 2680 | COUNT_INST(I_MOVW);
|
nkeynes@374 | 2681 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 2682 | SLOTILLEGAL();
|
nkeynes@374 | 2683 | } else {
|
nkeynes@586 | 2684 | // See comments for MOV.L @(disp, PC), Rn
|
nkeynes@586 | 2685 | uint32_t target = pc + disp + 4;
|
nkeynes@586 | 2686 | if( IS_IN_ICACHE(target) ) {
|
nkeynes@586 | 2687 | sh4ptr_t ptr = GET_ICACHE_PTR(target);
|
nkeynes@586 | 2688 | MOV_moff32_EAX( ptr );
|
nkeynes@586 | 2689 | MOVSX_r16_r32( R_EAX, R_EAX );
|
nkeynes@586 | 2690 | } else {
|
nkeynes@586 | 2691 | load_imm32( R_EAX, (pc - sh4_x86.block_start_pc) + disp + 4 );
|
nkeynes@586 | 2692 | ADD_sh4r_r32( R_PC, R_EAX );
|
nkeynes@586 | 2693 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2694 | MEM_READ_WORD( R_EAX, R_EAX );
|
nkeynes@586 | 2695 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@586 | 2696 | }
|
nkeynes@374 | 2697 | store_reg( R_EAX, Rn );
|
nkeynes@374 | 2698 | }
|
nkeynes@359 | 2699 | }
|
nkeynes@359 | 2700 | break;
|
nkeynes@359 | 2701 | case 0xA:
|
nkeynes@359 | 2702 | { /* BRA disp */
|
nkeynes@359 | 2703 | int32_t disp = SIGNEXT12(ir&0xFFF)<<1;
|
nkeynes@671 | 2704 | COUNT_INST(I_BRA);
|
nkeynes@374 | 2705 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 2706 | SLOTILLEGAL();
|
nkeynes@374 | 2707 | } else {
|
nkeynes@590 | 2708 | sh4_x86.in_delay_slot = DELAY_PC;
|
nkeynes@409 | 2709 | sh4_x86.branch_taken = TRUE;
|
nkeynes@601 | 2710 | if( UNTRANSLATABLE(pc+2) ) {
|
nkeynes@601 | 2711 | load_spreg( R_EAX, R_PC );
|
nkeynes@601 | 2712 | ADD_imm32_r32( pc + disp + 4 - sh4_x86.block_start_pc, R_EAX );
|
nkeynes@601 | 2713 | store_spreg( R_EAX, R_NEW_PC );
|
nkeynes@601 | 2714 | exit_block_emu(pc+2);
|
nkeynes@601 | 2715 | return 2;
|
nkeynes@601 | 2716 | } else {
|
nkeynes@601 | 2717 | sh4_translate_instruction( pc + 2 );
|
nkeynes@601 | 2718 | exit_block_rel( disp + pc + 4, pc+4 );
|
nkeynes@601 | 2719 | return 4;
|
nkeynes@601 | 2720 | }
|
nkeynes@374 | 2721 | }
|
nkeynes@359 | 2722 | }
|
nkeynes@359 | 2723 | break;
|
nkeynes@359 | 2724 | case 0xB:
|
nkeynes@359 | 2725 | { /* BSR disp */
|
nkeynes@359 | 2726 | int32_t disp = SIGNEXT12(ir&0xFFF)<<1;
|
nkeynes@671 | 2727 | COUNT_INST(I_BSR);
|
nkeynes@374 | 2728 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 2729 | SLOTILLEGAL();
|
nkeynes@374 | 2730 | } else {
|
nkeynes@590 | 2731 | load_spreg( R_EAX, R_PC );
|
nkeynes@590 | 2732 | ADD_imm32_r32( pc + 4 - sh4_x86.block_start_pc, R_EAX );
|
nkeynes@374 | 2733 | store_spreg( R_EAX, R_PR );
|
nkeynes@590 | 2734 | sh4_x86.in_delay_slot = DELAY_PC;
|
nkeynes@409 | 2735 | sh4_x86.branch_taken = TRUE;
|
nkeynes@601 | 2736 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@601 | 2737 | if( UNTRANSLATABLE(pc+2) ) {
|
nkeynes@601 | 2738 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@601 | 2739 | store_spreg( R_EAX, R_NEW_PC );
|
nkeynes@601 | 2740 | exit_block_emu(pc+2);
|
nkeynes@601 | 2741 | return 2;
|
nkeynes@601 | 2742 | } else {
|
nkeynes@601 | 2743 | sh4_translate_instruction( pc + 2 );
|
nkeynes@601 | 2744 | exit_block_rel( disp + pc + 4, pc+4 );
|
nkeynes@601 | 2745 | return 4;
|
nkeynes@601 | 2746 | }
|
nkeynes@374 | 2747 | }
|
nkeynes@359 | 2748 | }
|
nkeynes@359 | 2749 | break;
|
nkeynes@359 | 2750 | case 0xC:
|
nkeynes@359 | 2751 | switch( (ir&0xF00) >> 8 ) {
|
nkeynes@359 | 2752 | case 0x0:
|
nkeynes@359 | 2753 | { /* MOV.B R0, @(disp, GBR) */
|
nkeynes@359 | 2754 | uint32_t disp = (ir&0xFF);
|
nkeynes@671 | 2755 | COUNT_INST(I_MOVB);
|
nkeynes@586 | 2756 | load_spreg( R_EAX, R_GBR );
|
nkeynes@586 | 2757 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@586 | 2758 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 2759 | load_reg( R_EDX, 0 );
|
nkeynes@586 | 2760 | MEM_WRITE_BYTE( R_EAX, R_EDX );
|
nkeynes@417 | 2761 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2762 | }
|
nkeynes@359 | 2763 | break;
|
nkeynes@359 | 2764 | case 0x1:
|
nkeynes@359 | 2765 | { /* MOV.W R0, @(disp, GBR) */
|
nkeynes@359 | 2766 | uint32_t disp = (ir&0xFF)<<1;
|
nkeynes@671 | 2767 | COUNT_INST(I_MOVW);
|
nkeynes@586 | 2768 | load_spreg( R_EAX, R_GBR );
|
nkeynes@586 | 2769 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@586 | 2770 | check_walign16( R_EAX );
|
nkeynes@586 | 2771 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 2772 | load_reg( R_EDX, 0 );
|
nkeynes@586 | 2773 | MEM_WRITE_WORD( R_EAX, R_EDX );
|
nkeynes@417 | 2774 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2775 | }
|
nkeynes@359 | 2776 | break;
|
nkeynes@359 | 2777 | case 0x2:
|
nkeynes@359 | 2778 | { /* MOV.L R0, @(disp, GBR) */
|
nkeynes@359 | 2779 | uint32_t disp = (ir&0xFF)<<2;
|
nkeynes@671 | 2780 | COUNT_INST(I_MOVL);
|
nkeynes@586 | 2781 | load_spreg( R_EAX, R_GBR );
|
nkeynes@586 | 2782 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@586 | 2783 | check_walign32( R_EAX );
|
nkeynes@586 | 2784 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 2785 | load_reg( R_EDX, 0 );
|
nkeynes@586 | 2786 | MEM_WRITE_LONG( R_EAX, R_EDX );
|
nkeynes@417 | 2787 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2788 | }
|
nkeynes@359 | 2789 | break;
|
nkeynes@359 | 2790 | case 0x3:
|
nkeynes@359 | 2791 | { /* TRAPA #imm */
|
nkeynes@359 | 2792 | uint32_t imm = (ir&0xFF);
|
nkeynes@671 | 2793 | COUNT_INST(I_TRAPA);
|
nkeynes@374 | 2794 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 2795 | SLOTILLEGAL();
|
nkeynes@374 | 2796 | } else {
|
nkeynes@590 | 2797 | load_imm32( R_ECX, pc+2 - sh4_x86.block_start_pc ); // 5
|
nkeynes@590 | 2798 | ADD_r32_sh4r( R_ECX, R_PC );
|
nkeynes@527 | 2799 | load_imm32( R_EAX, imm );
|
nkeynes@527 | 2800 | call_func1( sh4_raise_trap, R_EAX );
|
nkeynes@417 | 2801 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@408 | 2802 | exit_block_pcset(pc);
|
nkeynes@409 | 2803 | sh4_x86.branch_taken = TRUE;
|
nkeynes@408 | 2804 | return 2;
|
nkeynes@374 | 2805 | }
|
nkeynes@359 | 2806 | }
|
nkeynes@359 | 2807 | break;
|
nkeynes@359 | 2808 | case 0x4:
|
nkeynes@359 | 2809 | { /* MOV.B @(disp, GBR), R0 */
|
nkeynes@359 | 2810 | uint32_t disp = (ir&0xFF);
|
nkeynes@671 | 2811 | COUNT_INST(I_MOVB);
|
nkeynes@586 | 2812 | load_spreg( R_EAX, R_GBR );
|
nkeynes@586 | 2813 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@586 | 2814 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2815 | MEM_READ_BYTE( R_EAX, R_EAX );
|
nkeynes@359 | 2816 | store_reg( R_EAX, 0 );
|
nkeynes@417 | 2817 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2818 | }
|
nkeynes@359 | 2819 | break;
|
nkeynes@359 | 2820 | case 0x5:
|
nkeynes@359 | 2821 | { /* MOV.W @(disp, GBR), R0 */
|
nkeynes@359 | 2822 | uint32_t disp = (ir&0xFF)<<1;
|
nkeynes@671 | 2823 | COUNT_INST(I_MOVW);
|
nkeynes@586 | 2824 | load_spreg( R_EAX, R_GBR );
|
nkeynes@586 | 2825 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@586 | 2826 | check_ralign16( R_EAX );
|
nkeynes@586 | 2827 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2828 | MEM_READ_WORD( R_EAX, R_EAX );
|
nkeynes@361 | 2829 | store_reg( R_EAX, 0 );
|
nkeynes@417 | 2830 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2831 | }
|
nkeynes@359 | 2832 | break;
|
nkeynes@359 | 2833 | case 0x6:
|
nkeynes@359 | 2834 | { /* MOV.L @(disp, GBR), R0 */
|
nkeynes@359 | 2835 | uint32_t disp = (ir&0xFF)<<2;
|
nkeynes@671 | 2836 | COUNT_INST(I_MOVL);
|
nkeynes@586 | 2837 | load_spreg( R_EAX, R_GBR );
|
nkeynes@586 | 2838 | ADD_imm32_r32( disp, R_EAX );
|
nkeynes@586 | 2839 | check_ralign32( R_EAX );
|
nkeynes@586 | 2840 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2841 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@361 | 2842 | store_reg( R_EAX, 0 );
|
nkeynes@417 | 2843 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2844 | }
|
nkeynes@359 | 2845 | break;
|
nkeynes@359 | 2846 | case 0x7:
|
nkeynes@359 | 2847 | { /* MOVA @(disp, PC), R0 */
|
nkeynes@359 | 2848 | uint32_t disp = (ir&0xFF)<<2;
|
nkeynes@671 | 2849 | COUNT_INST(I_MOVA);
|
nkeynes@374 | 2850 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 2851 | SLOTILLEGAL();
|
nkeynes@374 | 2852 | } else {
|
nkeynes@586 | 2853 | load_imm32( R_ECX, (pc - sh4_x86.block_start_pc) + disp + 4 - (pc&0x03) );
|
nkeynes@586 | 2854 | ADD_sh4r_r32( R_PC, R_ECX );
|
nkeynes@374 | 2855 | store_reg( R_ECX, 0 );
|
nkeynes@586 | 2856 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@374 | 2857 | }
|
nkeynes@359 | 2858 | }
|
nkeynes@359 | 2859 | break;
|
nkeynes@359 | 2860 | case 0x8:
|
nkeynes@359 | 2861 | { /* TST #imm, R0 */
|
nkeynes@359 | 2862 | uint32_t imm = (ir&0xFF);
|
nkeynes@671 | 2863 | COUNT_INST(I_TSTI);
|
nkeynes@368 | 2864 | load_reg( R_EAX, 0 );
|
nkeynes@368 | 2865 | TEST_imm32_r32( imm, R_EAX );
|
nkeynes@368 | 2866 | SETE_t();
|
nkeynes@417 | 2867 | sh4_x86.tstate = TSTATE_E;
|
nkeynes@359 | 2868 | }
|
nkeynes@359 | 2869 | break;
|
nkeynes@359 | 2870 | case 0x9:
|
nkeynes@359 | 2871 | { /* AND #imm, R0 */
|
nkeynes@359 | 2872 | uint32_t imm = (ir&0xFF);
|
nkeynes@671 | 2873 | COUNT_INST(I_ANDI);
|
nkeynes@359 | 2874 | load_reg( R_EAX, 0 );
|
nkeynes@359 | 2875 | AND_imm32_r32(imm, R_EAX);
|
nkeynes@359 | 2876 | store_reg( R_EAX, 0 );
|
nkeynes@417 | 2877 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2878 | }
|
nkeynes@359 | 2879 | break;
|
nkeynes@359 | 2880 | case 0xA:
|
nkeynes@359 | 2881 | { /* XOR #imm, R0 */
|
nkeynes@359 | 2882 | uint32_t imm = (ir&0xFF);
|
nkeynes@671 | 2883 | COUNT_INST(I_XORI);
|
nkeynes@359 | 2884 | load_reg( R_EAX, 0 );
|
nkeynes@359 | 2885 | XOR_imm32_r32( imm, R_EAX );
|
nkeynes@359 | 2886 | store_reg( R_EAX, 0 );
|
nkeynes@417 | 2887 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2888 | }
|
nkeynes@359 | 2889 | break;
|
nkeynes@359 | 2890 | case 0xB:
|
nkeynes@359 | 2891 | { /* OR #imm, R0 */
|
nkeynes@359 | 2892 | uint32_t imm = (ir&0xFF);
|
nkeynes@671 | 2893 | COUNT_INST(I_ORI);
|
nkeynes@359 | 2894 | load_reg( R_EAX, 0 );
|
nkeynes@359 | 2895 | OR_imm32_r32(imm, R_EAX);
|
nkeynes@359 | 2896 | store_reg( R_EAX, 0 );
|
nkeynes@417 | 2897 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2898 | }
|
nkeynes@359 | 2899 | break;
|
nkeynes@359 | 2900 | case 0xC:
|
nkeynes@359 | 2901 | { /* TST.B #imm, @(R0, GBR) */
|
nkeynes@359 | 2902 | uint32_t imm = (ir&0xFF);
|
nkeynes@671 | 2903 | COUNT_INST(I_TSTB);
|
nkeynes@368 | 2904 | load_reg( R_EAX, 0);
|
nkeynes@368 | 2905 | load_reg( R_ECX, R_GBR);
|
nkeynes@586 | 2906 | ADD_r32_r32( R_ECX, R_EAX );
|
nkeynes@586 | 2907 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2908 | MEM_READ_BYTE( R_EAX, R_EAX );
|
nkeynes@394 | 2909 | TEST_imm8_r8( imm, R_AL );
|
nkeynes@368 | 2910 | SETE_t();
|
nkeynes@417 | 2911 | sh4_x86.tstate = TSTATE_E;
|
nkeynes@359 | 2912 | }
|
nkeynes@359 | 2913 | break;
|
nkeynes@359 | 2914 | case 0xD:
|
nkeynes@359 | 2915 | { /* AND.B #imm, @(R0, GBR) */
|
nkeynes@359 | 2916 | uint32_t imm = (ir&0xFF);
|
nkeynes@671 | 2917 | COUNT_INST(I_ANDB);
|
nkeynes@359 | 2918 | load_reg( R_EAX, 0 );
|
nkeynes@359 | 2919 | load_spreg( R_ECX, R_GBR );
|
nkeynes@586 | 2920 | ADD_r32_r32( R_ECX, R_EAX );
|
nkeynes@586 | 2921 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 2922 | PUSH_realigned_r32(R_EAX);
|
nkeynes@586 | 2923 | MEM_READ_BYTE( R_EAX, R_EAX );
|
nkeynes@547 | 2924 | POP_realigned_r32(R_ECX);
|
nkeynes@386 | 2925 | AND_imm32_r32(imm, R_EAX );
|
nkeynes@359 | 2926 | MEM_WRITE_BYTE( R_ECX, R_EAX );
|
nkeynes@417 | 2927 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2928 | }
|
nkeynes@359 | 2929 | break;
|
nkeynes@359 | 2930 | case 0xE:
|
nkeynes@359 | 2931 | { /* XOR.B #imm, @(R0, GBR) */
|
nkeynes@359 | 2932 | uint32_t imm = (ir&0xFF);
|
nkeynes@671 | 2933 | COUNT_INST(I_XORB);
|
nkeynes@359 | 2934 | load_reg( R_EAX, 0 );
|
nkeynes@359 | 2935 | load_spreg( R_ECX, R_GBR );
|
nkeynes@586 | 2936 | ADD_r32_r32( R_ECX, R_EAX );
|
nkeynes@586 | 2937 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 2938 | PUSH_realigned_r32(R_EAX);
|
nkeynes@586 | 2939 | MEM_READ_BYTE(R_EAX, R_EAX);
|
nkeynes@547 | 2940 | POP_realigned_r32(R_ECX);
|
nkeynes@359 | 2941 | XOR_imm32_r32( imm, R_EAX );
|
nkeynes@359 | 2942 | MEM_WRITE_BYTE( R_ECX, R_EAX );
|
nkeynes@417 | 2943 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2944 | }
|
nkeynes@359 | 2945 | break;
|
nkeynes@359 | 2946 | case 0xF:
|
nkeynes@359 | 2947 | { /* OR.B #imm, @(R0, GBR) */
|
nkeynes@359 | 2948 | uint32_t imm = (ir&0xFF);
|
nkeynes@671 | 2949 | COUNT_INST(I_ORB);
|
nkeynes@374 | 2950 | load_reg( R_EAX, 0 );
|
nkeynes@374 | 2951 | load_spreg( R_ECX, R_GBR );
|
nkeynes@586 | 2952 | ADD_r32_r32( R_ECX, R_EAX );
|
nkeynes@586 | 2953 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@586 | 2954 | PUSH_realigned_r32(R_EAX);
|
nkeynes@586 | 2955 | MEM_READ_BYTE( R_EAX, R_EAX );
|
nkeynes@547 | 2956 | POP_realigned_r32(R_ECX);
|
nkeynes@386 | 2957 | OR_imm32_r32(imm, R_EAX );
|
nkeynes@374 | 2958 | MEM_WRITE_BYTE( R_ECX, R_EAX );
|
nkeynes@417 | 2959 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 2960 | }
|
nkeynes@359 | 2961 | break;
|
nkeynes@359 | 2962 | }
|
nkeynes@359 | 2963 | break;
|
nkeynes@359 | 2964 | case 0xD:
|
nkeynes@359 | 2965 | { /* MOV.L @(disp, PC), Rn */
|
nkeynes@359 | 2966 | uint32_t Rn = ((ir>>8)&0xF); uint32_t disp = (ir&0xFF)<<2;
|
nkeynes@671 | 2967 | COUNT_INST(I_MOVLPC);
|
nkeynes@374 | 2968 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@374 | 2969 | SLOTILLEGAL();
|
nkeynes@374 | 2970 | } else {
|
nkeynes@388 | 2971 | uint32_t target = (pc & 0xFFFFFFFC) + disp + 4;
|
nkeynes@586 | 2972 | if( IS_IN_ICACHE(target) ) {
|
nkeynes@586 | 2973 | // If the target address is in the same page as the code, it's
|
nkeynes@586 | 2974 | // pretty safe to just ref it directly and circumvent the whole
|
nkeynes@586 | 2975 | // memory subsystem. (this is a big performance win)
|
nkeynes@586 | 2976 |
|
nkeynes@586 | 2977 | // FIXME: There's a corner-case that's not handled here when
|
nkeynes@586 | 2978 | // the current code-page is in the ITLB but not in the UTLB.
|
nkeynes@586 | 2979 | // (should generate a TLB miss although need to test SH4
|
nkeynes@586 | 2980 | // behaviour to confirm) Unlikely to be anyone depending on this
|
nkeynes@586 | 2981 | // behaviour though.
|
nkeynes@586 | 2982 | sh4ptr_t ptr = GET_ICACHE_PTR(target);
|
nkeynes@527 | 2983 | MOV_moff32_EAX( ptr );
|
nkeynes@388 | 2984 | } else {
|
nkeynes@586 | 2985 | // Note: we use sh4r.pc for the calc as we could be running at a
|
nkeynes@586 | 2986 | // different virtual address than the translation was done with,
|
nkeynes@586 | 2987 | // but we can safely assume that the low bits are the same.
|
nkeynes@586 | 2988 | load_imm32( R_EAX, (pc-sh4_x86.block_start_pc) + disp + 4 - (pc&0x03) );
|
nkeynes@586 | 2989 | ADD_sh4r_r32( R_PC, R_EAX );
|
nkeynes@586 | 2990 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@586 | 2991 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@586 | 2992 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@388 | 2993 | }
|
nkeynes@386 | 2994 | store_reg( R_EAX, Rn );
|
nkeynes@374 | 2995 | }
|
nkeynes@359 | 2996 | }
|
nkeynes@359 | 2997 | break;
|
nkeynes@359 | 2998 | case 0xE:
|
nkeynes@359 | 2999 | { /* MOV #imm, Rn */
|
nkeynes@359 | 3000 | uint32_t Rn = ((ir>>8)&0xF); int32_t imm = SIGNEXT8(ir&0xFF);
|
nkeynes@671 | 3001 | COUNT_INST(I_MOVI);
|
nkeynes@359 | 3002 | load_imm32( R_EAX, imm );
|
nkeynes@359 | 3003 | store_reg( R_EAX, Rn );
|
nkeynes@359 | 3004 | }
|
nkeynes@359 | 3005 | break;
|
nkeynes@359 | 3006 | case 0xF:
|
nkeynes@359 | 3007 | switch( ir&0xF ) {
|
nkeynes@359 | 3008 | case 0x0:
|
nkeynes@359 | 3009 | { /* FADD FRm, FRn */
|
nkeynes@359 | 3010 | uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF);
|
nkeynes@671 | 3011 | COUNT_INST(I_FADD);
|
nkeynes@377 | 3012 | check_fpuen();
|
nkeynes@377 | 3013 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3014 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3015 | JNE_rel8(doubleprec);
|
nkeynes@669 | 3016 | push_fr(FRm);
|
nkeynes@669 | 3017 | push_fr(FRn);
|
nkeynes@377 | 3018 | FADDP_st(1);
|
nkeynes@669 | 3019 | pop_fr(FRn);
|
nkeynes@669 | 3020 | JMP_rel8(end);
|
nkeynes@380 | 3021 | JMP_TARGET(doubleprec);
|
nkeynes@669 | 3022 | push_dr(FRm);
|
nkeynes@669 | 3023 | push_dr(FRn);
|
nkeynes@377 | 3024 | FADDP_st(1);
|
nkeynes@669 | 3025 | pop_dr(FRn);
|
nkeynes@380 | 3026 | JMP_TARGET(end);
|
nkeynes@417 | 3027 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3028 | }
|
nkeynes@359 | 3029 | break;
|
nkeynes@359 | 3030 | case 0x1:
|
nkeynes@359 | 3031 | { /* FSUB FRm, FRn */
|
nkeynes@359 | 3032 | uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF);
|
nkeynes@671 | 3033 | COUNT_INST(I_FSUB);
|
nkeynes@377 | 3034 | check_fpuen();
|
nkeynes@377 | 3035 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3036 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3037 | JNE_rel8(doubleprec);
|
nkeynes@669 | 3038 | push_fr(FRn);
|
nkeynes@669 | 3039 | push_fr(FRm);
|
nkeynes@388 | 3040 | FSUBP_st(1);
|
nkeynes@669 | 3041 | pop_fr(FRn);
|
nkeynes@669 | 3042 | JMP_rel8(end);
|
nkeynes@380 | 3043 | JMP_TARGET(doubleprec);
|
nkeynes@669 | 3044 | push_dr(FRn);
|
nkeynes@669 | 3045 | push_dr(FRm);
|
nkeynes@388 | 3046 | FSUBP_st(1);
|
nkeynes@669 | 3047 | pop_dr(FRn);
|
nkeynes@380 | 3048 | JMP_TARGET(end);
|
nkeynes@417 | 3049 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3050 | }
|
nkeynes@359 | 3051 | break;
|
nkeynes@359 | 3052 | case 0x2:
|
nkeynes@359 | 3053 | { /* FMUL FRm, FRn */
|
nkeynes@359 | 3054 | uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF);
|
nkeynes@671 | 3055 | COUNT_INST(I_FMUL);
|
nkeynes@377 | 3056 | check_fpuen();
|
nkeynes@377 | 3057 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3058 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3059 | JNE_rel8(doubleprec);
|
nkeynes@669 | 3060 | push_fr(FRm);
|
nkeynes@669 | 3061 | push_fr(FRn);
|
nkeynes@377 | 3062 | FMULP_st(1);
|
nkeynes@669 | 3063 | pop_fr(FRn);
|
nkeynes@669 | 3064 | JMP_rel8(end);
|
nkeynes@380 | 3065 | JMP_TARGET(doubleprec);
|
nkeynes@669 | 3066 | push_dr(FRm);
|
nkeynes@669 | 3067 | push_dr(FRn);
|
nkeynes@377 | 3068 | FMULP_st(1);
|
nkeynes@669 | 3069 | pop_dr(FRn);
|
nkeynes@380 | 3070 | JMP_TARGET(end);
|
nkeynes@417 | 3071 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3072 | }
|
nkeynes@359 | 3073 | break;
|
nkeynes@359 | 3074 | case 0x3:
|
nkeynes@359 | 3075 | { /* FDIV FRm, FRn */
|
nkeynes@359 | 3076 | uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF);
|
nkeynes@671 | 3077 | COUNT_INST(I_FDIV);
|
nkeynes@377 | 3078 | check_fpuen();
|
nkeynes@377 | 3079 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3080 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3081 | JNE_rel8(doubleprec);
|
nkeynes@669 | 3082 | push_fr(FRn);
|
nkeynes@669 | 3083 | push_fr(FRm);
|
nkeynes@377 | 3084 | FDIVP_st(1);
|
nkeynes@669 | 3085 | pop_fr(FRn);
|
nkeynes@669 | 3086 | JMP_rel8(end);
|
nkeynes@380 | 3087 | JMP_TARGET(doubleprec);
|
nkeynes@669 | 3088 | push_dr(FRn);
|
nkeynes@669 | 3089 | push_dr(FRm);
|
nkeynes@377 | 3090 | FDIVP_st(1);
|
nkeynes@669 | 3091 | pop_dr(FRn);
|
nkeynes@380 | 3092 | JMP_TARGET(end);
|
nkeynes@417 | 3093 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3094 | }
|
nkeynes@359 | 3095 | break;
|
nkeynes@359 | 3096 | case 0x4:
|
nkeynes@359 | 3097 | { /* FCMP/EQ FRm, FRn */
|
nkeynes@359 | 3098 | uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF);
|
nkeynes@671 | 3099 | COUNT_INST(I_FCMPEQ);
|
nkeynes@377 | 3100 | check_fpuen();
|
nkeynes@377 | 3101 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3102 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3103 | JNE_rel8(doubleprec);
|
nkeynes@669 | 3104 | push_fr(FRm);
|
nkeynes@669 | 3105 | push_fr(FRn);
|
nkeynes@669 | 3106 | JMP_rel8(end);
|
nkeynes@380 | 3107 | JMP_TARGET(doubleprec);
|
nkeynes@669 | 3108 | push_dr(FRm);
|
nkeynes@669 | 3109 | push_dr(FRn);
|
nkeynes@386 | 3110 | JMP_TARGET(end);
|
nkeynes@377 | 3111 | FCOMIP_st(1);
|
nkeynes@377 | 3112 | SETE_t();
|
nkeynes@377 | 3113 | FPOP_st();
|
nkeynes@417 | 3114 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3115 | }
|
nkeynes@359 | 3116 | break;
|
nkeynes@359 | 3117 | case 0x5:
|
nkeynes@359 | 3118 | { /* FCMP/GT FRm, FRn */
|
nkeynes@359 | 3119 | uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF);
|
nkeynes@671 | 3120 | COUNT_INST(I_FCMPGT);
|
nkeynes@377 | 3121 | check_fpuen();
|
nkeynes@377 | 3122 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3123 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3124 | JNE_rel8(doubleprec);
|
nkeynes@669 | 3125 | push_fr(FRm);
|
nkeynes@669 | 3126 | push_fr(FRn);
|
nkeynes@669 | 3127 | JMP_rel8(end);
|
nkeynes@380 | 3128 | JMP_TARGET(doubleprec);
|
nkeynes@669 | 3129 | push_dr(FRm);
|
nkeynes@669 | 3130 | push_dr(FRn);
|
nkeynes@380 | 3131 | JMP_TARGET(end);
|
nkeynes@377 | 3132 | FCOMIP_st(1);
|
nkeynes@377 | 3133 | SETA_t();
|
nkeynes@377 | 3134 | FPOP_st();
|
nkeynes@417 | 3135 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3136 | }
|
nkeynes@359 | 3137 | break;
|
nkeynes@359 | 3138 | case 0x6:
|
nkeynes@359 | 3139 | { /* FMOV @(R0, Rm), FRn */
|
nkeynes@359 | 3140 | uint32_t FRn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 3141 | COUNT_INST(I_FMOV7);
|
nkeynes@586 | 3142 | check_fpuen();
|
nkeynes@586 | 3143 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 3144 | ADD_sh4r_r32( REG_OFFSET(r[0]), R_EAX );
|
nkeynes@586 | 3145 | check_ralign32( R_EAX );
|
nkeynes@586 | 3146 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@416 | 3147 | load_spreg( R_EDX, R_FPSCR );
|
nkeynes@416 | 3148 | TEST_imm32_r32( FPSCR_SZ, R_EDX );
|
nkeynes@669 | 3149 | JNE_rel8(doublesize);
|
nkeynes@669 | 3150 |
|
nkeynes@586 | 3151 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@669 | 3152 | store_fr( R_EAX, FRn );
|
nkeynes@669 | 3153 | JMP_rel8(end);
|
nkeynes@669 | 3154 |
|
nkeynes@669 | 3155 | JMP_TARGET(doublesize);
|
nkeynes@669 | 3156 | MEM_READ_DOUBLE( R_EAX, R_ECX, R_EAX );
|
nkeynes@669 | 3157 | store_dr0( R_ECX, FRn );
|
nkeynes@669 | 3158 | store_dr1( R_EAX, FRn );
|
nkeynes@669 | 3159 | JMP_TARGET(end);
|
nkeynes@669 | 3160 |
|
nkeynes@417 | 3161 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@377 | 3162 | }
|
nkeynes@377 | 3163 | break;
|
nkeynes@377 | 3164 | case 0x7:
|
nkeynes@377 | 3165 | { /* FMOV FRm, @(R0, Rn) */
|
nkeynes@377 | 3166 | uint32_t Rn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF);
|
nkeynes@671 | 3167 | COUNT_INST(I_FMOV4);
|
nkeynes@586 | 3168 | check_fpuen();
|
nkeynes@586 | 3169 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 3170 | ADD_sh4r_r32( REG_OFFSET(r[0]), R_EAX );
|
nkeynes@586 | 3171 | check_walign32( R_EAX );
|
nkeynes@586 | 3172 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@416 | 3173 | load_spreg( R_EDX, R_FPSCR );
|
nkeynes@416 | 3174 | TEST_imm32_r32( FPSCR_SZ, R_EDX );
|
nkeynes@669 | 3175 | JNE_rel8(doublesize);
|
nkeynes@669 | 3176 |
|
nkeynes@669 | 3177 | load_fr( R_ECX, FRm );
|
nkeynes@586 | 3178 | MEM_WRITE_LONG( R_EAX, R_ECX ); // 12
|
nkeynes@669 | 3179 | JMP_rel8(end);
|
nkeynes@669 | 3180 |
|
nkeynes@669 | 3181 | JMP_TARGET(doublesize);
|
nkeynes@669 | 3182 | load_dr0( R_ECX, FRm );
|
nkeynes@669 | 3183 | load_dr1( R_EDX, FRm );
|
nkeynes@669 | 3184 | MEM_WRITE_DOUBLE( R_EAX, R_ECX, R_EDX );
|
nkeynes@669 | 3185 | JMP_TARGET(end);
|
nkeynes@669 | 3186 |
|
nkeynes@417 | 3187 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@377 | 3188 | }
|
nkeynes@377 | 3189 | break;
|
nkeynes@377 | 3190 | case 0x8:
|
nkeynes@377 | 3191 | { /* FMOV @Rm, FRn */
|
nkeynes@377 | 3192 | uint32_t FRn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 3193 | COUNT_INST(I_FMOV5);
|
nkeynes@586 | 3194 | check_fpuen();
|
nkeynes@586 | 3195 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 3196 | check_ralign32( R_EAX );
|
nkeynes@586 | 3197 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@416 | 3198 | load_spreg( R_EDX, R_FPSCR );
|
nkeynes@416 | 3199 | TEST_imm32_r32( FPSCR_SZ, R_EDX );
|
nkeynes@669 | 3200 | JNE_rel8(doublesize);
|
nkeynes@669 | 3201 |
|
nkeynes@586 | 3202 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@669 | 3203 | store_fr( R_EAX, FRn );
|
nkeynes@669 | 3204 | JMP_rel8(end);
|
nkeynes@669 | 3205 |
|
nkeynes@669 | 3206 | JMP_TARGET(doublesize);
|
nkeynes@669 | 3207 | MEM_READ_DOUBLE( R_EAX, R_ECX, R_EAX );
|
nkeynes@669 | 3208 | store_dr0( R_ECX, FRn );
|
nkeynes@669 | 3209 | store_dr1( R_EAX, FRn );
|
nkeynes@669 | 3210 | JMP_TARGET(end);
|
nkeynes@417 | 3211 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3212 | }
|
nkeynes@359 | 3213 | break;
|
nkeynes@359 | 3214 | case 0x9:
|
nkeynes@359 | 3215 | { /* FMOV @Rm+, FRn */
|
nkeynes@359 | 3216 | uint32_t FRn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF);
|
nkeynes@671 | 3217 | COUNT_INST(I_FMOV6);
|
nkeynes@586 | 3218 | check_fpuen();
|
nkeynes@586 | 3219 | load_reg( R_EAX, Rm );
|
nkeynes@586 | 3220 | check_ralign32( R_EAX );
|
nkeynes@586 | 3221 | MMU_TRANSLATE_READ( R_EAX );
|
nkeynes@416 | 3222 | load_spreg( R_EDX, R_FPSCR );
|
nkeynes@416 | 3223 | TEST_imm32_r32( FPSCR_SZ, R_EDX );
|
nkeynes@669 | 3224 | JNE_rel8(doublesize);
|
nkeynes@669 | 3225 |
|
nkeynes@586 | 3226 | ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
|
nkeynes@586 | 3227 | MEM_READ_LONG( R_EAX, R_EAX );
|
nkeynes@669 | 3228 | store_fr( R_EAX, FRn );
|
nkeynes@669 | 3229 | JMP_rel8(end);
|
nkeynes@669 | 3230 |
|
nkeynes@669 | 3231 | JMP_TARGET(doublesize);
|
nkeynes@669 | 3232 | ADD_imm8s_sh4r( 8, REG_OFFSET(r[Rm]) );
|
nkeynes@669 | 3233 | MEM_READ_DOUBLE( R_EAX, R_ECX, R_EAX );
|
nkeynes@669 | 3234 | store_dr0( R_ECX, FRn );
|
nkeynes@669 | 3235 | store_dr1( R_EAX, FRn );
|
nkeynes@669 | 3236 | JMP_TARGET(end);
|
nkeynes@669 | 3237 |
|
nkeynes@417 | 3238 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3239 | }
|
nkeynes@359 | 3240 | break;
|
nkeynes@359 | 3241 | case 0xA:
|
nkeynes@359 | 3242 | { /* FMOV FRm, @Rn */
|
nkeynes@359 | 3243 | uint32_t Rn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF);
|
nkeynes@671 | 3244 | COUNT_INST(I_FMOV2);
|
nkeynes@586 | 3245 | check_fpuen();
|
nkeynes@586 | 3246 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 3247 | check_walign32( R_EAX );
|
nkeynes@586 | 3248 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@416 | 3249 | load_spreg( R_EDX, R_FPSCR );
|
nkeynes@416 | 3250 | TEST_imm32_r32( FPSCR_SZ, R_EDX );
|
nkeynes@669 | 3251 | JNE_rel8(doublesize);
|
nkeynes@669 | 3252 |
|
nkeynes@669 | 3253 | load_fr( R_ECX, FRm );
|
nkeynes@586 | 3254 | MEM_WRITE_LONG( R_EAX, R_ECX ); // 12
|
nkeynes@669 | 3255 | JMP_rel8(end);
|
nkeynes@669 | 3256 |
|
nkeynes@669 | 3257 | JMP_TARGET(doublesize);
|
nkeynes@669 | 3258 | load_dr0( R_ECX, FRm );
|
nkeynes@669 | 3259 | load_dr1( R_EDX, FRm );
|
nkeynes@669 | 3260 | MEM_WRITE_DOUBLE( R_EAX, R_ECX, R_EDX );
|
nkeynes@669 | 3261 | JMP_TARGET(end);
|
nkeynes@417 | 3262 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3263 | }
|
nkeynes@359 | 3264 | break;
|
nkeynes@359 | 3265 | case 0xB:
|
nkeynes@359 | 3266 | { /* FMOV FRm, @-Rn */
|
nkeynes@359 | 3267 | uint32_t Rn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF);
|
nkeynes@671 | 3268 | COUNT_INST(I_FMOV3);
|
nkeynes@586 | 3269 | check_fpuen();
|
nkeynes@586 | 3270 | load_reg( R_EAX, Rn );
|
nkeynes@586 | 3271 | check_walign32( R_EAX );
|
nkeynes@416 | 3272 | load_spreg( R_EDX, R_FPSCR );
|
nkeynes@416 | 3273 | TEST_imm32_r32( FPSCR_SZ, R_EDX );
|
nkeynes@669 | 3274 | JNE_rel8(doublesize);
|
nkeynes@669 | 3275 |
|
nkeynes@586 | 3276 | ADD_imm8s_r32( -4, R_EAX );
|
nkeynes@586 | 3277 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@669 | 3278 | load_fr( R_ECX, FRm );
|
nkeynes@586 | 3279 | ADD_imm8s_sh4r(-4,REG_OFFSET(r[Rn]));
|
nkeynes@669 | 3280 | MEM_WRITE_LONG( R_EAX, R_ECX );
|
nkeynes@669 | 3281 | JMP_rel8(end);
|
nkeynes@669 | 3282 |
|
nkeynes@669 | 3283 | JMP_TARGET(doublesize);
|
nkeynes@669 | 3284 | ADD_imm8s_r32(-8,R_EAX);
|
nkeynes@669 | 3285 | MMU_TRANSLATE_WRITE( R_EAX );
|
nkeynes@669 | 3286 | load_dr0( R_ECX, FRm );
|
nkeynes@669 | 3287 | load_dr1( R_EDX, FRm );
|
nkeynes@669 | 3288 | ADD_imm8s_sh4r(-8,REG_OFFSET(r[Rn]));
|
nkeynes@669 | 3289 | MEM_WRITE_DOUBLE( R_EAX, R_ECX, R_EDX );
|
nkeynes@669 | 3290 | JMP_TARGET(end);
|
nkeynes@669 | 3291 |
|
nkeynes@417 | 3292 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3293 | }
|
nkeynes@359 | 3294 | break;
|
nkeynes@359 | 3295 | case 0xC:
|
nkeynes@359 | 3296 | { /* FMOV FRm, FRn */
|
nkeynes@359 | 3297 | uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF);
|
nkeynes@671 | 3298 | COUNT_INST(I_FMOV1);
|
nkeynes@375 | 3299 | /* As horrible as this looks, it's actually covering 5 separate cases:
|
nkeynes@375 | 3300 | * 1. 32-bit fr-to-fr (PR=0)
|
nkeynes@375 | 3301 | * 2. 64-bit dr-to-dr (PR=1, FRm&1 == 0, FRn&1 == 0 )
|
nkeynes@375 | 3302 | * 3. 64-bit dr-to-xd (PR=1, FRm&1 == 0, FRn&1 == 1 )
|
nkeynes@375 | 3303 | * 4. 64-bit xd-to-dr (PR=1, FRm&1 == 1, FRn&1 == 0 )
|
nkeynes@375 | 3304 | * 5. 64-bit xd-to-xd (PR=1, FRm&1 == 1, FRn&1 == 1 )
|
nkeynes@375 | 3305 | */
|
nkeynes@377 | 3306 | check_fpuen();
|
nkeynes@375 | 3307 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@375 | 3308 | TEST_imm32_r32( FPSCR_SZ, R_ECX );
|
nkeynes@669 | 3309 | JNE_rel8(doublesize);
|
nkeynes@669 | 3310 | load_fr( R_EAX, FRm ); // PR=0 branch
|
nkeynes@669 | 3311 | store_fr( R_EAX, FRn );
|
nkeynes@669 | 3312 | JMP_rel8(end);
|
nkeynes@669 | 3313 | JMP_TARGET(doublesize);
|
nkeynes@669 | 3314 | load_dr0( R_EAX, FRm );
|
nkeynes@669 | 3315 | load_dr1( R_ECX, FRm );
|
nkeynes@669 | 3316 | store_dr0( R_EAX, FRn );
|
nkeynes@669 | 3317 | store_dr1( R_ECX, FRn );
|
nkeynes@669 | 3318 | JMP_TARGET(end);
|
nkeynes@417 | 3319 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3320 | }
|
nkeynes@359 | 3321 | break;
|
nkeynes@359 | 3322 | case 0xD:
|
nkeynes@359 | 3323 | switch( (ir&0xF0) >> 4 ) {
|
nkeynes@359 | 3324 | case 0x0:
|
nkeynes@359 | 3325 | { /* FSTS FPUL, FRn */
|
nkeynes@359 | 3326 | uint32_t FRn = ((ir>>8)&0xF);
|
nkeynes@671 | 3327 | COUNT_INST(I_FSTS);
|
nkeynes@377 | 3328 | check_fpuen();
|
nkeynes@377 | 3329 | load_spreg( R_EAX, R_FPUL );
|
nkeynes@669 | 3330 | store_fr( R_EAX, FRn );
|
nkeynes@417 | 3331 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3332 | }
|
nkeynes@359 | 3333 | break;
|
nkeynes@359 | 3334 | case 0x1:
|
nkeynes@359 | 3335 | { /* FLDS FRm, FPUL */
|
nkeynes@359 | 3336 | uint32_t FRm = ((ir>>8)&0xF);
|
nkeynes@671 | 3337 | COUNT_INST(I_FLDS);
|
nkeynes@377 | 3338 | check_fpuen();
|
nkeynes@669 | 3339 | load_fr( R_EAX, FRm );
|
nkeynes@377 | 3340 | store_spreg( R_EAX, R_FPUL );
|
nkeynes@417 | 3341 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3342 | }
|
nkeynes@359 | 3343 | break;
|
nkeynes@359 | 3344 | case 0x2:
|
nkeynes@359 | 3345 | { /* FLOAT FPUL, FRn */
|
nkeynes@359 | 3346 | uint32_t FRn = ((ir>>8)&0xF);
|
nkeynes@671 | 3347 | COUNT_INST(I_FLOAT);
|
nkeynes@377 | 3348 | check_fpuen();
|
nkeynes@377 | 3349 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3350 | FILD_sh4r(R_FPUL);
|
nkeynes@377 | 3351 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3352 | JNE_rel8(doubleprec);
|
nkeynes@669 | 3353 | pop_fr( FRn );
|
nkeynes@669 | 3354 | JMP_rel8(end);
|
nkeynes@380 | 3355 | JMP_TARGET(doubleprec);
|
nkeynes@669 | 3356 | pop_dr( FRn );
|
nkeynes@380 | 3357 | JMP_TARGET(end);
|
nkeynes@417 | 3358 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3359 | }
|
nkeynes@359 | 3360 | break;
|
nkeynes@359 | 3361 | case 0x3:
|
nkeynes@359 | 3362 | { /* FTRC FRm, FPUL */
|
nkeynes@359 | 3363 | uint32_t FRm = ((ir>>8)&0xF);
|
nkeynes@671 | 3364 | COUNT_INST(I_FTRC);
|
nkeynes@377 | 3365 | check_fpuen();
|
nkeynes@388 | 3366 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@388 | 3367 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3368 | JNE_rel8(doubleprec);
|
nkeynes@669 | 3369 | push_fr( FRm );
|
nkeynes@669 | 3370 | JMP_rel8(doop);
|
nkeynes@388 | 3371 | JMP_TARGET(doubleprec);
|
nkeynes@669 | 3372 | push_dr( FRm );
|
nkeynes@388 | 3373 | JMP_TARGET( doop );
|
nkeynes@388 | 3374 | load_imm32( R_ECX, (uint32_t)&max_int );
|
nkeynes@388 | 3375 | FILD_r32ind( R_ECX );
|
nkeynes@388 | 3376 | FCOMIP_st(1);
|
nkeynes@669 | 3377 | JNA_rel8( sat );
|
nkeynes@388 | 3378 | load_imm32( R_ECX, (uint32_t)&min_int ); // 5
|
nkeynes@388 | 3379 | FILD_r32ind( R_ECX ); // 2
|
nkeynes@388 | 3380 | FCOMIP_st(1); // 2
|
nkeynes@669 | 3381 | JAE_rel8( sat2 ); // 2
|
nkeynes@394 | 3382 | load_imm32( R_EAX, (uint32_t)&save_fcw );
|
nkeynes@394 | 3383 | FNSTCW_r32ind( R_EAX );
|
nkeynes@394 | 3384 | load_imm32( R_EDX, (uint32_t)&trunc_fcw );
|
nkeynes@394 | 3385 | FLDCW_r32ind( R_EDX );
|
nkeynes@388 | 3386 | FISTP_sh4r(R_FPUL); // 3
|
nkeynes@394 | 3387 | FLDCW_r32ind( R_EAX );
|
nkeynes@669 | 3388 | JMP_rel8(end); // 2
|
nkeynes@388 | 3389 |
|
nkeynes@388 | 3390 | JMP_TARGET(sat);
|
nkeynes@388 | 3391 | JMP_TARGET(sat2);
|
nkeynes@388 | 3392 | MOV_r32ind_r32( R_ECX, R_ECX ); // 2
|
nkeynes@388 | 3393 | store_spreg( R_ECX, R_FPUL );
|
nkeynes@388 | 3394 | FPOP_st();
|
nkeynes@388 | 3395 | JMP_TARGET(end);
|
nkeynes@417 | 3396 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3397 | }
|
nkeynes@359 | 3398 | break;
|
nkeynes@359 | 3399 | case 0x4:
|
nkeynes@359 | 3400 | { /* FNEG FRn */
|
nkeynes@359 | 3401 | uint32_t FRn = ((ir>>8)&0xF);
|
nkeynes@671 | 3402 | COUNT_INST(I_FNEG);
|
nkeynes@377 | 3403 | check_fpuen();
|
nkeynes@377 | 3404 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3405 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3406 | JNE_rel8(doubleprec);
|
nkeynes@669 | 3407 | push_fr(FRn);
|
nkeynes@377 | 3408 | FCHS_st0();
|
nkeynes@669 | 3409 | pop_fr(FRn);
|
nkeynes@669 | 3410 | JMP_rel8(end);
|
nkeynes@380 | 3411 | JMP_TARGET(doubleprec);
|
nkeynes@669 | 3412 | push_dr(FRn);
|
nkeynes@377 | 3413 | FCHS_st0();
|
nkeynes@669 | 3414 | pop_dr(FRn);
|
nkeynes@380 | 3415 | JMP_TARGET(end);
|
nkeynes@417 | 3416 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3417 | }
|
nkeynes@359 | 3418 | break;
|
nkeynes@359 | 3419 | case 0x5:
|
nkeynes@359 | 3420 | { /* FABS FRn */
|
nkeynes@359 | 3421 | uint32_t FRn = ((ir>>8)&0xF);
|
nkeynes@671 | 3422 | COUNT_INST(I_FABS);
|
nkeynes@377 | 3423 | check_fpuen();
|
nkeynes@374 | 3424 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@374 | 3425 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3426 | JNE_rel8(doubleprec);
|
nkeynes@669 | 3427 | push_fr(FRn); // 6
|
nkeynes@374 | 3428 | FABS_st0(); // 2
|
nkeynes@669 | 3429 | pop_fr(FRn); //6
|
nkeynes@669 | 3430 | JMP_rel8(end); // 2
|
nkeynes@380 | 3431 | JMP_TARGET(doubleprec);
|
nkeynes@669 | 3432 | push_dr(FRn);
|
nkeynes@374 | 3433 | FABS_st0();
|
nkeynes@669 | 3434 | pop_dr(FRn);
|
nkeynes@380 | 3435 | JMP_TARGET(end);
|
nkeynes@417 | 3436 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3437 | }
|
nkeynes@359 | 3438 | break;
|
nkeynes@359 | 3439 | case 0x6:
|
nkeynes@359 | 3440 | { /* FSQRT FRn */
|
nkeynes@359 | 3441 | uint32_t FRn = ((ir>>8)&0xF);
|
nkeynes@671 | 3442 | COUNT_INST(I_FSQRT);
|
nkeynes@377 | 3443 | check_fpuen();
|
nkeynes@377 | 3444 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3445 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3446 | JNE_rel8(doubleprec);
|
nkeynes@669 | 3447 | push_fr(FRn);
|
nkeynes@377 | 3448 | FSQRT_st0();
|
nkeynes@669 | 3449 | pop_fr(FRn);
|
nkeynes@669 | 3450 | JMP_rel8(end);
|
nkeynes@380 | 3451 | JMP_TARGET(doubleprec);
|
nkeynes@669 | 3452 | push_dr(FRn);
|
nkeynes@377 | 3453 | FSQRT_st0();
|
nkeynes@669 | 3454 | pop_dr(FRn);
|
nkeynes@380 | 3455 | JMP_TARGET(end);
|
nkeynes@417 | 3456 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3457 | }
|
nkeynes@359 | 3458 | break;
|
nkeynes@359 | 3459 | case 0x7:
|
nkeynes@359 | 3460 | { /* FSRRA FRn */
|
nkeynes@359 | 3461 | uint32_t FRn = ((ir>>8)&0xF);
|
nkeynes@671 | 3462 | COUNT_INST(I_FSRRA);
|
nkeynes@377 | 3463 | check_fpuen();
|
nkeynes@377 | 3464 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3465 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3466 | JNE_rel8(end); // PR=0 only
|
nkeynes@377 | 3467 | FLD1_st0();
|
nkeynes@669 | 3468 | push_fr(FRn);
|
nkeynes@377 | 3469 | FSQRT_st0();
|
nkeynes@377 | 3470 | FDIVP_st(1);
|
nkeynes@669 | 3471 | pop_fr(FRn);
|
nkeynes@380 | 3472 | JMP_TARGET(end);
|
nkeynes@417 | 3473 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3474 | }
|
nkeynes@359 | 3475 | break;
|
nkeynes@359 | 3476 | case 0x8:
|
nkeynes@359 | 3477 | { /* FLDI0 FRn */
|
nkeynes@359 | 3478 | uint32_t FRn = ((ir>>8)&0xF);
|
nkeynes@377 | 3479 | /* IFF PR=0 */
|
nkeynes@671 | 3480 | COUNT_INST(I_FLDI0);
|
nkeynes@377 | 3481 | check_fpuen();
|
nkeynes@377 | 3482 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3483 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3484 | JNE_rel8(end);
|
nkeynes@377 | 3485 | XOR_r32_r32( R_EAX, R_EAX );
|
nkeynes@669 | 3486 | store_fr( R_EAX, FRn );
|
nkeynes@380 | 3487 | JMP_TARGET(end);
|
nkeynes@417 | 3488 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3489 | }
|
nkeynes@359 | 3490 | break;
|
nkeynes@359 | 3491 | case 0x9:
|
nkeynes@359 | 3492 | { /* FLDI1 FRn */
|
nkeynes@359 | 3493 | uint32_t FRn = ((ir>>8)&0xF);
|
nkeynes@377 | 3494 | /* IFF PR=0 */
|
nkeynes@671 | 3495 | COUNT_INST(I_FLDI1);
|
nkeynes@377 | 3496 | check_fpuen();
|
nkeynes@377 | 3497 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3498 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3499 | JNE_rel8(end);
|
nkeynes@377 | 3500 | load_imm32(R_EAX, 0x3F800000);
|
nkeynes@669 | 3501 | store_fr( R_EAX, FRn );
|
nkeynes@380 | 3502 | JMP_TARGET(end);
|
nkeynes@417 | 3503 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3504 | }
|
nkeynes@359 | 3505 | break;
|
nkeynes@359 | 3506 | case 0xA:
|
nkeynes@359 | 3507 | { /* FCNVSD FPUL, FRn */
|
nkeynes@359 | 3508 | uint32_t FRn = ((ir>>8)&0xF);
|
nkeynes@671 | 3509 | COUNT_INST(I_FCNVSD);
|
nkeynes@377 | 3510 | check_fpuen();
|
nkeynes@377 | 3511 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3512 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3513 | JE_rel8(end); // only when PR=1
|
nkeynes@377 | 3514 | push_fpul();
|
nkeynes@669 | 3515 | pop_dr( FRn );
|
nkeynes@380 | 3516 | JMP_TARGET(end);
|
nkeynes@417 | 3517 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3518 | }
|
nkeynes@359 | 3519 | break;
|
nkeynes@359 | 3520 | case 0xB:
|
nkeynes@359 | 3521 | { /* FCNVDS FRm, FPUL */
|
nkeynes@359 | 3522 | uint32_t FRm = ((ir>>8)&0xF);
|
nkeynes@671 | 3523 | COUNT_INST(I_FCNVDS);
|
nkeynes@377 | 3524 | check_fpuen();
|
nkeynes@377 | 3525 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3526 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3527 | JE_rel8(end); // only when PR=1
|
nkeynes@669 | 3528 | push_dr( FRm );
|
nkeynes@377 | 3529 | pop_fpul();
|
nkeynes@380 | 3530 | JMP_TARGET(end);
|
nkeynes@417 | 3531 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3532 | }
|
nkeynes@359 | 3533 | break;
|
nkeynes@359 | 3534 | case 0xE:
|
nkeynes@359 | 3535 | { /* FIPR FVm, FVn */
|
nkeynes@359 | 3536 | uint32_t FVn = ((ir>>10)&0x3); uint32_t FVm = ((ir>>8)&0x3);
|
nkeynes@671 | 3537 | COUNT_INST(I_FIPR);
|
nkeynes@377 | 3538 | check_fpuen();
|
nkeynes@388 | 3539 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@388 | 3540 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3541 | JNE_rel8( doubleprec);
|
nkeynes@388 | 3542 |
|
nkeynes@669 | 3543 | push_fr( FVm<<2 );
|
nkeynes@669 | 3544 | push_fr( FVn<<2 );
|
nkeynes@388 | 3545 | FMULP_st(1);
|
nkeynes@669 | 3546 | push_fr( (FVm<<2)+1);
|
nkeynes@669 | 3547 | push_fr( (FVn<<2)+1);
|
nkeynes@388 | 3548 | FMULP_st(1);
|
nkeynes@388 | 3549 | FADDP_st(1);
|
nkeynes@669 | 3550 | push_fr( (FVm<<2)+2);
|
nkeynes@669 | 3551 | push_fr( (FVn<<2)+2);
|
nkeynes@388 | 3552 | FMULP_st(1);
|
nkeynes@388 | 3553 | FADDP_st(1);
|
nkeynes@669 | 3554 | push_fr( (FVm<<2)+3);
|
nkeynes@669 | 3555 | push_fr( (FVn<<2)+3);
|
nkeynes@388 | 3556 | FMULP_st(1);
|
nkeynes@388 | 3557 | FADDP_st(1);
|
nkeynes@669 | 3558 | pop_fr( (FVn<<2)+3);
|
nkeynes@388 | 3559 | JMP_TARGET(doubleprec);
|
nkeynes@417 | 3560 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3561 | }
|
nkeynes@359 | 3562 | break;
|
nkeynes@359 | 3563 | case 0xF:
|
nkeynes@359 | 3564 | switch( (ir&0x100) >> 8 ) {
|
nkeynes@359 | 3565 | case 0x0:
|
nkeynes@359 | 3566 | { /* FSCA FPUL, FRn */
|
nkeynes@359 | 3567 | uint32_t FRn = ((ir>>9)&0x7)<<1;
|
nkeynes@671 | 3568 | COUNT_INST(I_FSCA);
|
nkeynes@377 | 3569 | check_fpuen();
|
nkeynes@388 | 3570 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@388 | 3571 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3572 | JNE_rel8(doubleprec );
|
nkeynes@669 | 3573 | LEA_sh4r_r32( REG_OFFSET(fr[0][FRn&0x0E]), R_ECX );
|
nkeynes@388 | 3574 | load_spreg( R_EDX, R_FPUL );
|
nkeynes@388 | 3575 | call_func2( sh4_fsca, R_EDX, R_ECX );
|
nkeynes@388 | 3576 | JMP_TARGET(doubleprec);
|
nkeynes@417 | 3577 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3578 | }
|
nkeynes@359 | 3579 | break;
|
nkeynes@359 | 3580 | case 0x1:
|
nkeynes@359 | 3581 | switch( (ir&0x200) >> 9 ) {
|
nkeynes@359 | 3582 | case 0x0:
|
nkeynes@359 | 3583 | { /* FTRV XMTRX, FVn */
|
nkeynes@359 | 3584 | uint32_t FVn = ((ir>>10)&0x3);
|
nkeynes@671 | 3585 | COUNT_INST(I_FTRV);
|
nkeynes@377 | 3586 | check_fpuen();
|
nkeynes@388 | 3587 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@388 | 3588 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3589 | JNE_rel8( doubleprec );
|
nkeynes@669 | 3590 | LEA_sh4r_r32( REG_OFFSET(fr[0][FVn<<2]), R_EDX );
|
nkeynes@669 | 3591 | call_func1( sh4_ftrv, R_EDX ); // 12
|
nkeynes@388 | 3592 | JMP_TARGET(doubleprec);
|
nkeynes@417 | 3593 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3594 | }
|
nkeynes@359 | 3595 | break;
|
nkeynes@359 | 3596 | case 0x1:
|
nkeynes@359 | 3597 | switch( (ir&0xC00) >> 10 ) {
|
nkeynes@359 | 3598 | case 0x0:
|
nkeynes@359 | 3599 | { /* FSCHG */
|
nkeynes@671 | 3600 | COUNT_INST(I_FSCHG);
|
nkeynes@377 | 3601 | check_fpuen();
|
nkeynes@377 | 3602 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3603 | XOR_imm32_r32( FPSCR_SZ, R_ECX );
|
nkeynes@377 | 3604 | store_spreg( R_ECX, R_FPSCR );
|
nkeynes@417 | 3605 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3606 | }
|
nkeynes@359 | 3607 | break;
|
nkeynes@359 | 3608 | case 0x2:
|
nkeynes@359 | 3609 | { /* FRCHG */
|
nkeynes@671 | 3610 | COUNT_INST(I_FRCHG);
|
nkeynes@377 | 3611 | check_fpuen();
|
nkeynes@377 | 3612 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3613 | XOR_imm32_r32( FPSCR_FR, R_ECX );
|
nkeynes@377 | 3614 | store_spreg( R_ECX, R_FPSCR );
|
nkeynes@669 | 3615 | call_func0( sh4_switch_fr_banks );
|
nkeynes@417 | 3616 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3617 | }
|
nkeynes@359 | 3618 | break;
|
nkeynes@359 | 3619 | case 0x3:
|
nkeynes@359 | 3620 | { /* UNDEF */
|
nkeynes@671 | 3621 | COUNT_INST(I_UNDEF);
|
nkeynes@374 | 3622 | if( sh4_x86.in_delay_slot ) {
|
nkeynes@386 | 3623 | SLOTILLEGAL();
|
nkeynes@374 | 3624 | } else {
|
nkeynes@586 | 3625 | JMP_exc(EXC_ILLEGAL);
|
nkeynes@408 | 3626 | return 2;
|
nkeynes@374 | 3627 | }
|
nkeynes@359 | 3628 | }
|
nkeynes@359 | 3629 | break;
|
nkeynes@359 | 3630 | default:
|
nkeynes@359 | 3631 | UNDEF();
|
nkeynes@359 | 3632 | break;
|
nkeynes@359 | 3633 | }
|
nkeynes@359 | 3634 | break;
|
nkeynes@359 | 3635 | }
|
nkeynes@359 | 3636 | break;
|
nkeynes@359 | 3637 | }
|
nkeynes@359 | 3638 | break;
|
nkeynes@359 | 3639 | default:
|
nkeynes@359 | 3640 | UNDEF();
|
nkeynes@359 | 3641 | break;
|
nkeynes@359 | 3642 | }
|
nkeynes@359 | 3643 | break;
|
nkeynes@359 | 3644 | case 0xE:
|
nkeynes@359 | 3645 | { /* FMAC FR0, FRm, FRn */
|
nkeynes@359 | 3646 | uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF);
|
nkeynes@671 | 3647 | COUNT_INST(I_FMAC);
|
nkeynes@377 | 3648 | check_fpuen();
|
nkeynes@377 | 3649 | load_spreg( R_ECX, R_FPSCR );
|
nkeynes@377 | 3650 | TEST_imm32_r32( FPSCR_PR, R_ECX );
|
nkeynes@669 | 3651 | JNE_rel8(doubleprec);
|
nkeynes@669 | 3652 | push_fr( 0 );
|
nkeynes@669 | 3653 | push_fr( FRm );
|
nkeynes@377 | 3654 | FMULP_st(1);
|
nkeynes@669 | 3655 | push_fr( FRn );
|
nkeynes@377 | 3656 | FADDP_st(1);
|
nkeynes@669 | 3657 | pop_fr( FRn );
|
nkeynes@669 | 3658 | JMP_rel8(end);
|
nkeynes@380 | 3659 | JMP_TARGET(doubleprec);
|
nkeynes@669 | 3660 | push_dr( 0 );
|
nkeynes@669 | 3661 | push_dr( FRm );
|
nkeynes@377 | 3662 | FMULP_st(1);
|
nkeynes@669 | 3663 | push_dr( FRn );
|
nkeynes@377 | 3664 | FADDP_st(1);
|
nkeynes@669 | 3665 | pop_dr( FRn );
|
nkeynes@380 | 3666 | JMP_TARGET(end);
|
nkeynes@417 | 3667 | sh4_x86.tstate = TSTATE_NONE;
|
nkeynes@359 | 3668 | }
|
nkeynes@359 | 3669 | break;
|
nkeynes@359 | 3670 | default:
|
nkeynes@359 | 3671 | UNDEF();
|
nkeynes@359 | 3672 | break;
|
nkeynes@359 | 3673 | }
|
nkeynes@359 | 3674 | break;
|
nkeynes@359 | 3675 | }
|
nkeynes@359 | 3676 |
|
nkeynes@590 | 3677 | sh4_x86.in_delay_slot = DELAY_NONE;
|
nkeynes@359 | 3678 | return 0;
|
nkeynes@359 | 3679 | }
|