Search
lxdream.org :: lxdream/src/sh4/sh4x86.in
lxdream 0.9.1
released Jun 29
Download Now
filename src/sh4/sh4x86.in
changeset 1182:b38a327ad8fa
prev1176:70feb1749427
next1186:2dc47c67bb93
author nkeynes
date Sun Nov 27 18:20:21 2011 +1000 (12 years ago)
permissions -rw-r--r--
last change Add block profiling option to count the number of executions of each block,
and dump them out from most-to-least used.
file annotate diff log raw
nkeynes@359
     1
/**
nkeynes@586
     2
 * $Id$
nkeynes@359
     3
 * 
nkeynes@359
     4
 * SH4 => x86 translation. This version does no real optimization, it just
nkeynes@359
     5
 * outputs straight-line x86 code - it mainly exists to provide a baseline
nkeynes@359
     6
 * to test the optimizing versions against.
nkeynes@359
     7
 *
nkeynes@359
     8
 * Copyright (c) 2007 Nathan Keynes.
nkeynes@359
     9
 *
nkeynes@359
    10
 * This program is free software; you can redistribute it and/or modify
nkeynes@359
    11
 * it under the terms of the GNU General Public License as published by
nkeynes@359
    12
 * the Free Software Foundation; either version 2 of the License, or
nkeynes@359
    13
 * (at your option) any later version.
nkeynes@359
    14
 *
nkeynes@359
    15
 * This program is distributed in the hope that it will be useful,
nkeynes@359
    16
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
nkeynes@359
    17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
nkeynes@359
    18
 * GNU General Public License for more details.
nkeynes@359
    19
 */
nkeynes@359
    20
nkeynes@368
    21
#include <assert.h>
nkeynes@388
    22
#include <math.h>
nkeynes@368
    23
nkeynes@380
    24
#ifndef NDEBUG
nkeynes@380
    25
#define DEBUG_JUMPS 1
nkeynes@380
    26
#endif
nkeynes@380
    27
nkeynes@905
    28
#include "lxdream.h"
nkeynes@368
    29
#include "sh4/sh4core.h"
nkeynes@1091
    30
#include "sh4/sh4dasm.h"
nkeynes@368
    31
#include "sh4/sh4trans.h"
nkeynes@671
    32
#include "sh4/sh4stat.h"
nkeynes@388
    33
#include "sh4/sh4mmio.h"
nkeynes@939
    34
#include "sh4/mmu.h"
nkeynes@991
    35
#include "xlat/xltcache.h"
nkeynes@991
    36
#include "xlat/x86/x86op.h"
nkeynes@1091
    37
#include "x86dasm/x86dasm.h"
nkeynes@368
    38
#include "clock.h"
nkeynes@368
    39
nkeynes@368
    40
#define DEFAULT_BACKPATCH_SIZE 4096
nkeynes@368
    41
nkeynes@991
    42
/* Offset of a reg relative to the sh4r structure */
nkeynes@991
    43
#define REG_OFFSET(reg)  (((char *)&sh4r.reg) - ((char *)&sh4r) - 128)
nkeynes@991
    44
nkeynes@995
    45
#define R_T      REG_OFFSET(t)
nkeynes@995
    46
#define R_Q      REG_OFFSET(q)
nkeynes@995
    47
#define R_S      REG_OFFSET(s)
nkeynes@995
    48
#define R_M      REG_OFFSET(m)
nkeynes@995
    49
#define R_SR     REG_OFFSET(sr)
nkeynes@995
    50
#define R_GBR    REG_OFFSET(gbr)
nkeynes@995
    51
#define R_SSR    REG_OFFSET(ssr)
nkeynes@995
    52
#define R_SPC    REG_OFFSET(spc)
nkeynes@995
    53
#define R_VBR    REG_OFFSET(vbr)
nkeynes@995
    54
#define R_MACH   REG_OFFSET(mac)+4
nkeynes@995
    55
#define R_MACL   REG_OFFSET(mac)
nkeynes@995
    56
#define R_PC     REG_OFFSET(pc)
nkeynes@991
    57
#define R_NEW_PC REG_OFFSET(new_pc)
nkeynes@995
    58
#define R_PR     REG_OFFSET(pr)
nkeynes@995
    59
#define R_SGR    REG_OFFSET(sgr)
nkeynes@995
    60
#define R_FPUL   REG_OFFSET(fpul)
nkeynes@995
    61
#define R_FPSCR  REG_OFFSET(fpscr)
nkeynes@995
    62
#define R_DBR    REG_OFFSET(dbr)
nkeynes@995
    63
#define R_R(rn)  REG_OFFSET(r[rn])
nkeynes@995
    64
#define R_FR(f)  REG_OFFSET(fr[0][(f)^1])
nkeynes@995
    65
#define R_XF(f)  REG_OFFSET(fr[1][(f)^1])
nkeynes@995
    66
#define R_DR(f)  REG_OFFSET(fr[(f)&1][(f)&0x0E])
nkeynes@995
    67
#define R_DRL(f) REG_OFFSET(fr[(f)&1][(f)|0x01])
nkeynes@995
    68
#define R_DRH(f) REG_OFFSET(fr[(f)&1][(f)&0x0E])
nkeynes@995
    69
nkeynes@995
    70
#define DELAY_NONE 0
nkeynes@995
    71
#define DELAY_PC 1
nkeynes@995
    72
#define DELAY_PC_PR 2
nkeynes@991
    73
nkeynes@1112
    74
#define SH4_MODE_UNKNOWN -1
nkeynes@1112
    75
nkeynes@586
    76
struct backpatch_record {
nkeynes@604
    77
    uint32_t fixup_offset;
nkeynes@586
    78
    uint32_t fixup_icount;
nkeynes@596
    79
    int32_t exc_code;
nkeynes@586
    80
};
nkeynes@586
    81
nkeynes@368
    82
/** 
nkeynes@368
    83
 * Struct to manage internal translation state. This state is not saved -
nkeynes@368
    84
 * it is only valid between calls to sh4_translate_begin_block() and
nkeynes@368
    85
 * sh4_translate_end_block()
nkeynes@368
    86
 */
nkeynes@368
    87
struct sh4_x86_state {
nkeynes@590
    88
    int in_delay_slot;
nkeynes@1112
    89
    uint8_t *code;
nkeynes@368
    90
    gboolean fpuen_checked; /* true if we've already checked fpu enabled. */
nkeynes@409
    91
    gboolean branch_taken; /* true if we branched unconditionally */
nkeynes@901
    92
    gboolean double_prec; /* true if FPU is in double-precision mode */
nkeynes@903
    93
    gboolean double_size; /* true if FPU is in double-size mode */
nkeynes@903
    94
    gboolean sse3_enabled; /* true if host supports SSE3 instructions */
nkeynes@408
    95
    uint32_t block_start_pc;
nkeynes@547
    96
    uint32_t stack_posn;   /* Trace stack height for alignment purposes */
nkeynes@1112
    97
    uint32_t sh4_mode;     /* Mirror of sh4r.xlat_sh4_mode */
nkeynes@417
    98
    int tstate;
nkeynes@368
    99
nkeynes@1125
   100
    /* mode settings */
nkeynes@586
   101
    gboolean tlb_on; /* True if tlb translation is active */
nkeynes@1125
   102
    struct mem_region_fn **priv_address_space;
nkeynes@1125
   103
    struct mem_region_fn **user_address_space;
nkeynes@586
   104
nkeynes@1125
   105
    /* Instrumentation */
nkeynes@1125
   106
    xlat_block_begin_callback_t begin_callback;
nkeynes@1125
   107
    xlat_block_end_callback_t end_callback;
nkeynes@1125
   108
    gboolean fastmem;
nkeynes@1182
   109
    gboolean profile_blocks;
nkeynes@1125
   110
    
nkeynes@368
   111
    /* Allocated memory for the (block-wide) back-patch list */
nkeynes@586
   112
    struct backpatch_record *backpatch_list;
nkeynes@368
   113
    uint32_t backpatch_posn;
nkeynes@368
   114
    uint32_t backpatch_size;
nkeynes@368
   115
};
nkeynes@368
   116
nkeynes@368
   117
static struct sh4_x86_state sh4_x86;
nkeynes@368
   118
nkeynes@388
   119
static uint32_t max_int = 0x7FFFFFFF;
nkeynes@388
   120
static uint32_t min_int = 0x80000000;
nkeynes@394
   121
static uint32_t save_fcw; /* save value for fpu control word */
nkeynes@394
   122
static uint32_t trunc_fcw = 0x0F7F; /* fcw value for truncation mode */
nkeynes@386
   123
nkeynes@1091
   124
static struct x86_symbol x86_symbol_table[] = {
nkeynes@1091
   125
    { "sh4r+128", ((char *)&sh4r)+128 },
nkeynes@1091
   126
    { "sh4_cpu_period", &sh4_cpu_period },
nkeynes@1091
   127
    { "sh4_address_space", NULL },
nkeynes@1125
   128
    { "sh4_user_address_space", NULL },
nkeynes@1120
   129
    { "sh4_translate_breakpoint_hit", sh4_translate_breakpoint_hit },
nkeynes@1091
   130
    { "sh4_write_fpscr", sh4_write_fpscr },
nkeynes@1091
   131
    { "sh4_write_sr", sh4_write_sr },
nkeynes@1091
   132
    { "sh4_read_sr", sh4_read_sr },
nkeynes@1091
   133
    { "sh4_sleep", sh4_sleep },
nkeynes@1091
   134
    { "sh4_fsca", sh4_fsca },
nkeynes@1091
   135
    { "sh4_ftrv", sh4_ftrv },
nkeynes@1091
   136
    { "sh4_switch_fr_banks", sh4_switch_fr_banks },
nkeynes@1091
   137
    { "sh4_execute_instruction", sh4_execute_instruction },
nkeynes@1091
   138
    { "signsat48", signsat48 },
nkeynes@1091
   139
    { "xlat_get_code_by_vma", xlat_get_code_by_vma },
nkeynes@1091
   140
    { "xlat_get_code", xlat_get_code }
nkeynes@1091
   141
};
nkeynes@1091
   142
nkeynes@1091
   143
nkeynes@903
   144
gboolean is_sse3_supported()
nkeynes@903
   145
{
nkeynes@903
   146
    uint32_t features;
nkeynes@903
   147
    
nkeynes@903
   148
    __asm__ __volatile__(
nkeynes@903
   149
        "mov $0x01, %%eax\n\t"
nkeynes@908
   150
        "cpuid\n\t" : "=c" (features) : : "eax", "edx", "ebx");
nkeynes@903
   151
    return (features & 1) ? TRUE : FALSE;
nkeynes@903
   152
}
nkeynes@903
   153
nkeynes@1125
   154
void sh4_translate_set_address_space( struct mem_region_fn **priv, struct mem_region_fn **user )
nkeynes@1125
   155
{
nkeynes@1125
   156
    sh4_x86.priv_address_space = priv;
nkeynes@1125
   157
    sh4_x86.user_address_space = user;
nkeynes@1125
   158
    x86_symbol_table[2].ptr = priv;
nkeynes@1125
   159
    x86_symbol_table[3].ptr = user;
nkeynes@1125
   160
}
nkeynes@1125
   161
nkeynes@669
   162
void sh4_translate_init(void)
nkeynes@368
   163
{
nkeynes@368
   164
    sh4_x86.backpatch_list = malloc(DEFAULT_BACKPATCH_SIZE);
nkeynes@586
   165
    sh4_x86.backpatch_size = DEFAULT_BACKPATCH_SIZE / sizeof(struct backpatch_record);
nkeynes@1125
   166
    sh4_x86.begin_callback = NULL;
nkeynes@1125
   167
    sh4_x86.end_callback = NULL;
nkeynes@1125
   168
    sh4_translate_set_address_space( sh4_address_space, sh4_user_address_space );
nkeynes@1125
   169
    sh4_x86.fastmem = TRUE;
nkeynes@1182
   170
    sh4_x86.profile_blocks = FALSE;
nkeynes@903
   171
    sh4_x86.sse3_enabled = is_sse3_supported();
nkeynes@1091
   172
    x86_disasm_init();
nkeynes@1091
   173
    x86_set_symtab( x86_symbol_table, sizeof(x86_symbol_table)/sizeof(struct x86_symbol) );
nkeynes@368
   174
}
nkeynes@368
   175
nkeynes@1125
   176
void sh4_translate_set_callbacks( xlat_block_begin_callback_t begin, xlat_block_end_callback_t end )
nkeynes@1125
   177
{
nkeynes@1125
   178
    sh4_x86.begin_callback = begin;
nkeynes@1125
   179
    sh4_x86.end_callback = end;
nkeynes@1125
   180
}
nkeynes@1125
   181
nkeynes@1125
   182
void sh4_translate_set_fastmem( gboolean flag )
nkeynes@1125
   183
{
nkeynes@1125
   184
    sh4_x86.fastmem = flag;
nkeynes@1125
   185
}
nkeynes@1125
   186
nkeynes@1182
   187
void sh4_translate_set_profile_blocks( gboolean flag )
nkeynes@1182
   188
{
nkeynes@1182
   189
    sh4_x86.profile_blocks = flag;
nkeynes@1182
   190
}
nkeynes@1182
   191
nkeynes@1182
   192
gboolean sh4_translate_get_profile_blocks()
nkeynes@1182
   193
{
nkeynes@1182
   194
    return sh4_x86.profile_blocks;
nkeynes@1182
   195
}
nkeynes@1182
   196
nkeynes@1091
   197
/**
nkeynes@1091
   198
 * Disassemble the given translated code block, and it's source SH4 code block
nkeynes@1091
   199
 * side-by-side. The current native pc will be marked if non-null.
nkeynes@1091
   200
 */
nkeynes@1091
   201
void sh4_translate_disasm_block( FILE *out, void *code, sh4addr_t source_start, void *native_pc )
nkeynes@1091
   202
{
nkeynes@1091
   203
    char buf[256];
nkeynes@1091
   204
    char op[256];
nkeynes@1091
   205
nkeynes@1091
   206
    uintptr_t target_start = (uintptr_t)code, target_pc;
nkeynes@1091
   207
    uintptr_t target_end = target_start + xlat_get_code_size(code);
nkeynes@1091
   208
    uint32_t source_pc = source_start;
nkeynes@1091
   209
    uint32_t source_end = source_pc;
nkeynes@1091
   210
    xlat_recovery_record_t source_recov_table = XLAT_RECOVERY_TABLE(code);
nkeynes@1092
   211
    xlat_recovery_record_t source_recov_end = source_recov_table + XLAT_BLOCK_FOR_CODE(code)->recover_table_size - 1;
nkeynes@1091
   212
nkeynes@1091
   213
    for( target_pc = target_start; target_pc < target_end;  ) {
nkeynes@1091
   214
        uintptr_t pc2 = x86_disasm_instruction( target_pc, buf, sizeof(buf), op );
nkeynes@1092
   215
#if SIZEOF_VOID_P == 8
nkeynes@1092
   216
        fprintf( out, "%c%016lx: %-30s %-40s", (target_pc == (uintptr_t)native_pc ? '*' : ' '),
nkeynes@1092
   217
                      target_pc, op, buf );
nkeynes@1092
   218
#else
nkeynes@1112
   219
        fprintf( out, "%c%08lx: %-30s %-40s", (target_pc == (uintptr_t)native_pc ? '*' : ' '),
nkeynes@1092
   220
                      target_pc, op, buf );
nkeynes@1092
   221
#endif        
nkeynes@1091
   222
        if( source_recov_table < source_recov_end && 
nkeynes@1091
   223
            target_pc >= (target_start + source_recov_table->xlat_offset) ) {
nkeynes@1091
   224
            source_recov_table++;
nkeynes@1091
   225
            if( source_end < (source_start + (source_recov_table->sh4_icount)*2) )
nkeynes@1091
   226
                source_end = source_start + (source_recov_table->sh4_icount)*2;
nkeynes@1091
   227
        }
nkeynes@1091
   228
nkeynes@1091
   229
        if( source_pc < source_end ) {
nkeynes@1091
   230
            uint32_t source_pc2 = sh4_disasm_instruction( source_pc, buf, sizeof(buf), op );
nkeynes@1091
   231
            fprintf( out, " %08X: %s  %s\n", source_pc, op, buf );
nkeynes@1091
   232
            source_pc = source_pc2;
nkeynes@1091
   233
        } else {
nkeynes@1091
   234
            fprintf( out, "\n" );
nkeynes@1091
   235
        }
nkeynes@1091
   236
        
nkeynes@1091
   237
        target_pc = pc2;
nkeynes@1091
   238
    }
nkeynes@1091
   239
    
nkeynes@1091
   240
    while( source_pc < source_end ) {
nkeynes@1091
   241
        uint32_t source_pc2 = sh4_disasm_instruction( source_pc, buf, sizeof(buf), op );
nkeynes@1091
   242
        fprintf( out, "%*c %08X: %s  %s\n", 72,' ', source_pc, op, buf );
nkeynes@1091
   243
        source_pc = source_pc2;
nkeynes@1091
   244
    }
nkeynes@1091
   245
}
nkeynes@368
   246
nkeynes@586
   247
static void sh4_x86_add_backpatch( uint8_t *fixup_addr, uint32_t fixup_pc, uint32_t exc_code )
nkeynes@368
   248
{
nkeynes@991
   249
    int reloc_size = 4;
nkeynes@991
   250
    
nkeynes@991
   251
    if( exc_code == -2 ) {
nkeynes@991
   252
        reloc_size = sizeof(void *);
nkeynes@991
   253
    }
nkeynes@991
   254
    
nkeynes@368
   255
    if( sh4_x86.backpatch_posn == sh4_x86.backpatch_size ) {
nkeynes@368
   256
	sh4_x86.backpatch_size <<= 1;
nkeynes@586
   257
	sh4_x86.backpatch_list = realloc( sh4_x86.backpatch_list, 
nkeynes@586
   258
					  sh4_x86.backpatch_size * sizeof(struct backpatch_record));
nkeynes@368
   259
	assert( sh4_x86.backpatch_list != NULL );
nkeynes@368
   260
    }
nkeynes@586
   261
    if( sh4_x86.in_delay_slot ) {
nkeynes@586
   262
	fixup_pc -= 2;
nkeynes@586
   263
    }
nkeynes@991
   264
nkeynes@604
   265
    sh4_x86.backpatch_list[sh4_x86.backpatch_posn].fixup_offset = 
nkeynes@991
   266
	(((uint8_t *)fixup_addr) - ((uint8_t *)xlat_current_block->code)) - reloc_size;
nkeynes@586
   267
    sh4_x86.backpatch_list[sh4_x86.backpatch_posn].fixup_icount = (fixup_pc - sh4_x86.block_start_pc)>>1;
nkeynes@586
   268
    sh4_x86.backpatch_list[sh4_x86.backpatch_posn].exc_code = exc_code;
nkeynes@586
   269
    sh4_x86.backpatch_posn++;
nkeynes@368
   270
}
nkeynes@368
   271
nkeynes@991
   272
#define TSTATE_NONE -1
nkeynes@995
   273
#define TSTATE_O    X86_COND_O
nkeynes@995
   274
#define TSTATE_C    X86_COND_C
nkeynes@995
   275
#define TSTATE_E    X86_COND_E
nkeynes@995
   276
#define TSTATE_NE   X86_COND_NE
nkeynes@995
   277
#define TSTATE_G    X86_COND_G
nkeynes@995
   278
#define TSTATE_GE   X86_COND_GE
nkeynes@995
   279
#define TSTATE_A    X86_COND_A
nkeynes@995
   280
#define TSTATE_AE   X86_COND_AE
nkeynes@359
   281
nkeynes@991
   282
#define MARK_JMP8(x) uint8_t *_mark_jmp_##x = (xlat_output-1)
nkeynes@991
   283
#define JMP_TARGET(x) *_mark_jmp_##x += (xlat_output - _mark_jmp_##x)
nkeynes@368
   284
nkeynes@991
   285
/* Convenience instructions */
nkeynes@991
   286
#define LDC_t()          CMPB_imms_rbpdisp(1,R_T); CMC()
nkeynes@991
   287
#define SETE_t()         SETCCB_cc_rbpdisp(X86_COND_E,R_T)
nkeynes@991
   288
#define SETA_t()         SETCCB_cc_rbpdisp(X86_COND_A,R_T)
nkeynes@991
   289
#define SETAE_t()        SETCCB_cc_rbpdisp(X86_COND_AE,R_T)
nkeynes@991
   290
#define SETG_t()         SETCCB_cc_rbpdisp(X86_COND_G,R_T)
nkeynes@991
   291
#define SETGE_t()        SETCCB_cc_rbpdisp(X86_COND_GE,R_T)
nkeynes@991
   292
#define SETC_t()         SETCCB_cc_rbpdisp(X86_COND_C,R_T)
nkeynes@991
   293
#define SETO_t()         SETCCB_cc_rbpdisp(X86_COND_O,R_T)
nkeynes@991
   294
#define SETNE_t()        SETCCB_cc_rbpdisp(X86_COND_NE,R_T)
nkeynes@991
   295
#define SETC_r8(r1)      SETCCB_cc_r8(X86_COND_C, r1)
nkeynes@991
   296
#define JAE_label(label) JCC_cc_rel8(X86_COND_AE,-1); MARK_JMP8(label)
nkeynes@1112
   297
#define JBE_label(label) JCC_cc_rel8(X86_COND_BE,-1); MARK_JMP8(label)
nkeynes@991
   298
#define JE_label(label)  JCC_cc_rel8(X86_COND_E,-1); MARK_JMP8(label)
nkeynes@991
   299
#define JGE_label(label) JCC_cc_rel8(X86_COND_GE,-1); MARK_JMP8(label)
nkeynes@991
   300
#define JNA_label(label) JCC_cc_rel8(X86_COND_NA,-1); MARK_JMP8(label)
nkeynes@991
   301
#define JNE_label(label) JCC_cc_rel8(X86_COND_NE,-1); MARK_JMP8(label)
nkeynes@991
   302
#define JNO_label(label) JCC_cc_rel8(X86_COND_NO,-1); MARK_JMP8(label)
nkeynes@991
   303
#define JS_label(label)  JCC_cc_rel8(X86_COND_S,-1); MARK_JMP8(label)
nkeynes@991
   304
#define JMP_label(label) JMP_rel8(-1); MARK_JMP8(label)
nkeynes@991
   305
#define JNE_exc(exc)     JCC_cc_rel32(X86_COND_NE,0); sh4_x86_add_backpatch(xlat_output, pc, exc)
nkeynes@374
   306
nkeynes@991
   307
/** Branch if T is set (either in the current cflags, or in sh4r.t) */
nkeynes@991
   308
#define JT_label(label) if( sh4_x86.tstate == TSTATE_NONE ) { \
nkeynes@991
   309
	CMPL_imms_rbpdisp( 1, R_T ); sh4_x86.tstate = TSTATE_E; } \
nkeynes@991
   310
    JCC_cc_rel8(sh4_x86.tstate,-1); MARK_JMP8(label)
nkeynes@368
   311
nkeynes@991
   312
/** Branch if T is clear (either in the current cflags or in sh4r.t) */
nkeynes@991
   313
#define JF_label(label) if( sh4_x86.tstate == TSTATE_NONE ) { \
nkeynes@991
   314
	CMPL_imms_rbpdisp( 1, R_T ); sh4_x86.tstate = TSTATE_E; } \
nkeynes@991
   315
    JCC_cc_rel8(sh4_x86.tstate^1, -1); MARK_JMP8(label)
nkeynes@359
   316
nkeynes@939
   317
nkeynes@991
   318
#define load_reg(x86reg,sh4reg)     MOVL_rbpdisp_r32( REG_OFFSET(r[sh4reg]), x86reg )
nkeynes@991
   319
#define store_reg(x86reg,sh4reg)    MOVL_r32_rbpdisp( x86reg, REG_OFFSET(r[sh4reg]) )
nkeynes@374
   320
nkeynes@375
   321
/**
nkeynes@375
   322
 * Load an FR register (single-precision floating point) into an integer x86
nkeynes@375
   323
 * register (eg for register-to-register moves)
nkeynes@375
   324
 */
nkeynes@991
   325
#define load_fr(reg,frm)  MOVL_rbpdisp_r32( REG_OFFSET(fr[0][(frm)^1]), reg )
nkeynes@991
   326
#define load_xf(reg,frm)  MOVL_rbpdisp_r32( REG_OFFSET(fr[1][(frm)^1]), reg )
nkeynes@375
   327
nkeynes@375
   328
/**
nkeynes@669
   329
 * Load the low half of a DR register (DR or XD) into an integer x86 register 
nkeynes@669
   330
 */
nkeynes@991
   331
#define load_dr0(reg,frm) MOVL_rbpdisp_r32( REG_OFFSET(fr[frm&1][frm|0x01]), reg )
nkeynes@991
   332
#define load_dr1(reg,frm) MOVL_rbpdisp_r32( REG_OFFSET(fr[frm&1][frm&0x0E]), reg )
nkeynes@669
   333
nkeynes@669
   334
/**
nkeynes@669
   335
 * Store an FR register (single-precision floating point) from an integer x86+
nkeynes@375
   336
 * register (eg for register-to-register moves)
nkeynes@375
   337
 */
nkeynes@991
   338
#define store_fr(reg,frm) MOVL_r32_rbpdisp( reg, REG_OFFSET(fr[0][(frm)^1]) )
nkeynes@991
   339
#define store_xf(reg,frm) MOVL_r32_rbpdisp( reg, REG_OFFSET(fr[1][(frm)^1]) )
nkeynes@375
   340
nkeynes@991
   341
#define store_dr0(reg,frm) MOVL_r32_rbpdisp( reg, REG_OFFSET(fr[frm&1][frm|0x01]) )
nkeynes@991
   342
#define store_dr1(reg,frm) MOVL_r32_rbpdisp( reg, REG_OFFSET(fr[frm&1][frm&0x0E]) )
nkeynes@375
   343
nkeynes@374
   344
nkeynes@991
   345
#define push_fpul()  FLDF_rbpdisp(R_FPUL)
nkeynes@991
   346
#define pop_fpul()   FSTPF_rbpdisp(R_FPUL)
nkeynes@991
   347
#define push_fr(frm) FLDF_rbpdisp( REG_OFFSET(fr[0][(frm)^1]) )
nkeynes@991
   348
#define pop_fr(frm)  FSTPF_rbpdisp( REG_OFFSET(fr[0][(frm)^1]) )
nkeynes@991
   349
#define push_xf(frm) FLDF_rbpdisp( REG_OFFSET(fr[1][(frm)^1]) )
nkeynes@991
   350
#define pop_xf(frm)  FSTPF_rbpdisp( REG_OFFSET(fr[1][(frm)^1]) )
nkeynes@991
   351
#define push_dr(frm) FLDD_rbpdisp( REG_OFFSET(fr[0][(frm)&0x0E]) )
nkeynes@991
   352
#define pop_dr(frm)  FSTPD_rbpdisp( REG_OFFSET(fr[0][(frm)&0x0E]) )
nkeynes@991
   353
#define push_xdr(frm) FLDD_rbpdisp( REG_OFFSET(fr[1][(frm)&0x0E]) )
nkeynes@991
   354
#define pop_xdr(frm)  FSTPD_rbpdisp( REG_OFFSET(fr[1][(frm)&0x0E]) )
nkeynes@377
   355
nkeynes@991
   356
#ifdef ENABLE_SH4STATS
nkeynes@995
   357
#define COUNT_INST(id) MOVL_imm32_r32( id, REG_EAX ); CALL1_ptr_r32(sh4_stats_add, REG_EAX); sh4_x86.tstate = TSTATE_NONE
nkeynes@991
   358
#else
nkeynes@991
   359
#define COUNT_INST(id)
nkeynes@991
   360
#endif
nkeynes@377
   361
nkeynes@374
   362
nkeynes@368
   363
/* Exception checks - Note that all exception checks will clobber EAX */
nkeynes@416
   364
nkeynes@416
   365
#define check_priv( ) \
nkeynes@1112
   366
    if( (sh4_x86.sh4_mode & SR_MD) == 0 ) { \
nkeynes@937
   367
        if( sh4_x86.in_delay_slot ) { \
nkeynes@956
   368
            exit_block_exc(EXC_SLOT_ILLEGAL, (pc-2) ); \
nkeynes@937
   369
        } else { \
nkeynes@956
   370
            exit_block_exc(EXC_ILLEGAL, pc); \
nkeynes@937
   371
        } \
nkeynes@956
   372
        sh4_x86.branch_taken = TRUE; \
nkeynes@937
   373
        sh4_x86.in_delay_slot = DELAY_NONE; \
nkeynes@937
   374
        return 2; \
nkeynes@937
   375
    }
nkeynes@416
   376
nkeynes@416
   377
#define check_fpuen( ) \
nkeynes@416
   378
    if( !sh4_x86.fpuen_checked ) {\
nkeynes@416
   379
	sh4_x86.fpuen_checked = TRUE;\
nkeynes@995
   380
	MOVL_rbpdisp_r32( R_SR, REG_EAX );\
nkeynes@991
   381
	ANDL_imms_r32( SR_FD, REG_EAX );\
nkeynes@416
   382
	if( sh4_x86.in_delay_slot ) {\
nkeynes@586
   383
	    JNE_exc(EXC_SLOT_FPU_DISABLED);\
nkeynes@416
   384
	} else {\
nkeynes@586
   385
	    JNE_exc(EXC_FPU_DISABLED);\
nkeynes@416
   386
	}\
nkeynes@875
   387
	sh4_x86.tstate = TSTATE_NONE; \
nkeynes@416
   388
    }
nkeynes@416
   389
nkeynes@586
   390
#define check_ralign16( x86reg ) \
nkeynes@991
   391
    TESTL_imms_r32( 0x00000001, x86reg ); \
nkeynes@586
   392
    JNE_exc(EXC_DATA_ADDR_READ)
nkeynes@416
   393
nkeynes@586
   394
#define check_walign16( x86reg ) \
nkeynes@991
   395
    TESTL_imms_r32( 0x00000001, x86reg ); \
nkeynes@586
   396
    JNE_exc(EXC_DATA_ADDR_WRITE);
nkeynes@368
   397
nkeynes@586
   398
#define check_ralign32( x86reg ) \
nkeynes@991
   399
    TESTL_imms_r32( 0x00000003, x86reg ); \
nkeynes@586
   400
    JNE_exc(EXC_DATA_ADDR_READ)
nkeynes@368
   401
nkeynes@586
   402
#define check_walign32( x86reg ) \
nkeynes@991
   403
    TESTL_imms_r32( 0x00000003, x86reg ); \
nkeynes@586
   404
    JNE_exc(EXC_DATA_ADDR_WRITE);
nkeynes@368
   405
nkeynes@732
   406
#define check_ralign64( x86reg ) \
nkeynes@991
   407
    TESTL_imms_r32( 0x00000007, x86reg ); \
nkeynes@732
   408
    JNE_exc(EXC_DATA_ADDR_READ)
nkeynes@732
   409
nkeynes@732
   410
#define check_walign64( x86reg ) \
nkeynes@991
   411
    TESTL_imms_r32( 0x00000007, x86reg ); \
nkeynes@732
   412
    JNE_exc(EXC_DATA_ADDR_WRITE);
nkeynes@732
   413
nkeynes@1125
   414
#define address_space() ((sh4_x86.sh4_mode&SR_MD) ? (uintptr_t)sh4_x86.priv_address_space : (uintptr_t)sh4_x86.user_address_space)
nkeynes@1004
   415
nkeynes@824
   416
#define UNDEF(ir)
nkeynes@939
   417
/* Note: For SR.MD == 1 && MMUCR.AT == 0, there are no memory exceptions, so 
nkeynes@939
   418
 * don't waste the cycles expecting them. Otherwise we need to save the exception pointer.
nkeynes@586
   419
 */
nkeynes@941
   420
#ifdef HAVE_FRAME_ADDRESS
nkeynes@995
   421
static void call_read_func(int addr_reg, int value_reg, int offset, int pc)
nkeynes@995
   422
{
nkeynes@1004
   423
    decode_address(address_space(), addr_reg);
nkeynes@1112
   424
    if( !sh4_x86.tlb_on && (sh4_x86.sh4_mode & SR_MD) ) { 
nkeynes@995
   425
        CALL1_r32disp_r32(REG_ECX, offset, addr_reg);
nkeynes@995
   426
    } else {
nkeynes@995
   427
        if( addr_reg != REG_ARG1 ) {
nkeynes@995
   428
            MOVL_r32_r32( addr_reg, REG_ARG1 );
nkeynes@995
   429
        }
nkeynes@995
   430
        MOVP_immptr_rptr( 0, REG_ARG2 );
nkeynes@995
   431
        sh4_x86_add_backpatch( xlat_output, pc, -2 );
nkeynes@995
   432
        CALL2_r32disp_r32_r32(REG_ECX, offset, REG_ARG1, REG_ARG2);
nkeynes@995
   433
    }
nkeynes@995
   434
    if( value_reg != REG_RESULT1 ) { 
nkeynes@995
   435
        MOVL_r32_r32( REG_RESULT1, value_reg );
nkeynes@995
   436
    }
nkeynes@995
   437
}
nkeynes@995
   438
nkeynes@995
   439
static void call_write_func(int addr_reg, int value_reg, int offset, int pc)
nkeynes@995
   440
{
nkeynes@1004
   441
    decode_address(address_space(), addr_reg);
nkeynes@1112
   442
    if( !sh4_x86.tlb_on && (sh4_x86.sh4_mode & SR_MD) ) { 
nkeynes@995
   443
        CALL2_r32disp_r32_r32(REG_ECX, offset, addr_reg, value_reg);
nkeynes@995
   444
    } else {
nkeynes@995
   445
        if( value_reg != REG_ARG2 ) {
nkeynes@995
   446
            MOVL_r32_r32( value_reg, REG_ARG2 );
nkeynes@995
   447
	}        
nkeynes@995
   448
        if( addr_reg != REG_ARG1 ) {
nkeynes@995
   449
            MOVL_r32_r32( addr_reg, REG_ARG1 );
nkeynes@995
   450
        }
nkeynes@995
   451
#if MAX_REG_ARG > 2        
nkeynes@995
   452
        MOVP_immptr_rptr( 0, REG_ARG3 );
nkeynes@995
   453
        sh4_x86_add_backpatch( xlat_output, pc, -2 );
nkeynes@995
   454
        CALL3_r32disp_r32_r32_r32(REG_ECX, offset, REG_ARG1, REG_ARG2, REG_ARG3);
nkeynes@995
   455
#else
nkeynes@995
   456
        MOVL_imm32_rspdisp( 0, 0 );
nkeynes@995
   457
        sh4_x86_add_backpatch( xlat_output, pc, -2 );
nkeynes@995
   458
        CALL3_r32disp_r32_r32_r32(REG_ECX, offset, REG_ARG1, REG_ARG2, 0);
nkeynes@995
   459
#endif
nkeynes@995
   460
    }
nkeynes@995
   461
}
nkeynes@995
   462
#else
nkeynes@995
   463
static void call_read_func(int addr_reg, int value_reg, int offset, int pc)
nkeynes@995
   464
{
nkeynes@1004
   465
    decode_address(address_space(), addr_reg);
nkeynes@995
   466
    CALL1_r32disp_r32(REG_ECX, offset, addr_reg);
nkeynes@995
   467
    if( value_reg != REG_RESULT1 ) {
nkeynes@995
   468
        MOVL_r32_r32( REG_RESULT1, value_reg );
nkeynes@995
   469
    }
nkeynes@995
   470
}     
nkeynes@995
   471
nkeynes@996
   472
static void call_write_func(int addr_reg, int value_reg, int offset, int pc)
nkeynes@995
   473
{
nkeynes@1004
   474
    decode_address(address_space(), addr_reg);
nkeynes@995
   475
    CALL2_r32disp_r32_r32(REG_ECX, offset, addr_reg, value_reg);
nkeynes@995
   476
}
nkeynes@941
   477
#endif
nkeynes@939
   478
                
nkeynes@995
   479
#define MEM_REGION_PTR(name) offsetof( struct mem_region_fn, name )
nkeynes@995
   480
#define MEM_READ_BYTE( addr_reg, value_reg ) call_read_func(addr_reg, value_reg, MEM_REGION_PTR(read_byte), pc)
nkeynes@995
   481
#define MEM_READ_BYTE_FOR_WRITE( addr_reg, value_reg ) call_read_func( addr_reg, value_reg, MEM_REGION_PTR(read_byte_for_write), pc) 
nkeynes@995
   482
#define MEM_READ_WORD( addr_reg, value_reg ) call_read_func(addr_reg, value_reg, MEM_REGION_PTR(read_word), pc)
nkeynes@995
   483
#define MEM_READ_LONG( addr_reg, value_reg ) call_read_func(addr_reg, value_reg, MEM_REGION_PTR(read_long), pc)
nkeynes@995
   484
#define MEM_WRITE_BYTE( addr_reg, value_reg ) call_write_func(addr_reg, value_reg, MEM_REGION_PTR(write_byte), pc)
nkeynes@995
   485
#define MEM_WRITE_WORD( addr_reg, value_reg ) call_write_func(addr_reg, value_reg, MEM_REGION_PTR(write_word), pc)
nkeynes@995
   486
#define MEM_WRITE_LONG( addr_reg, value_reg ) call_write_func(addr_reg, value_reg, MEM_REGION_PTR(write_long), pc)
nkeynes@995
   487
#define MEM_PREFETCH( addr_reg ) call_read_func(addr_reg, REG_RESULT1, MEM_REGION_PTR(prefetch), pc)
nkeynes@368
   488
nkeynes@956
   489
#define SLOTILLEGAL() exit_block_exc(EXC_SLOT_ILLEGAL, pc-2); sh4_x86.in_delay_slot = DELAY_NONE; return 2;
nkeynes@539
   490
nkeynes@1182
   491
/** Offset of xlat_sh4_mode field relative to the code pointer */ 
nkeynes@1182
   492
#define XLAT_SH4_MODE_CODE_OFFSET  (uint32_t)(offsetof(struct xlat_cache_block, xlat_sh4_mode) - offsetof(struct xlat_cache_block,code) )
nkeynes@1182
   493
#define XLAT_CHAIN_CODE_OFFSET (uint32_t)(offsetof(struct xlat_cache_block, chain) - offsetof(struct xlat_cache_block,code) )
nkeynes@1182
   494
#define XLAT_ACTIVE_CODE_OFFSET (uint32_t)(offsetof(struct xlat_cache_block, active) - offsetof(struct xlat_cache_block,code) )
nkeynes@1182
   495
nkeynes@901
   496
void sh4_translate_begin_block( sh4addr_t pc ) 
nkeynes@901
   497
{
nkeynes@1112
   498
	sh4_x86.code = xlat_output;
nkeynes@901
   499
    sh4_x86.in_delay_slot = FALSE;
nkeynes@901
   500
    sh4_x86.fpuen_checked = FALSE;
nkeynes@901
   501
    sh4_x86.branch_taken = FALSE;
nkeynes@901
   502
    sh4_x86.backpatch_posn = 0;
nkeynes@901
   503
    sh4_x86.block_start_pc = pc;
nkeynes@939
   504
    sh4_x86.tlb_on = IS_TLB_ENABLED();
nkeynes@901
   505
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@901
   506
    sh4_x86.double_prec = sh4r.fpscr & FPSCR_PR;
nkeynes@903
   507
    sh4_x86.double_size = sh4r.fpscr & FPSCR_SZ;
nkeynes@1112
   508
    sh4_x86.sh4_mode = sh4r.xlat_sh4_mode;
nkeynes@1125
   509
    emit_prologue();
nkeynes@1125
   510
    if( sh4_x86.begin_callback ) {
nkeynes@1125
   511
        CALL_ptr( sh4_x86.begin_callback );
nkeynes@1125
   512
    }
nkeynes@1182
   513
    if( sh4_x86.profile_blocks ) {
nkeynes@1182
   514
    	MOVP_immptr_rptr( ((uintptr_t)sh4_x86.code) + XLAT_ACTIVE_CODE_OFFSET, REG_EAX );
nkeynes@1182
   515
    	ADDL_imms_r32disp( 1, REG_EAX, 0 );
nkeynes@1182
   516
    }  
nkeynes@901
   517
}
nkeynes@901
   518
nkeynes@901
   519
nkeynes@593
   520
uint32_t sh4_translate_end_block_size()
nkeynes@593
   521
{
nkeynes@596
   522
    if( sh4_x86.backpatch_posn <= 3 ) {
nkeynes@1146
   523
        return EPILOGUE_SIZE + (sh4_x86.backpatch_posn*(12+CALL1_PTR_MIN_SIZE));
nkeynes@596
   524
    } else {
nkeynes@1146
   525
        return EPILOGUE_SIZE + (3*(12+CALL1_PTR_MIN_SIZE)) + (sh4_x86.backpatch_posn-3)*(15+CALL1_PTR_MIN_SIZE);
nkeynes@596
   526
    }
nkeynes@593
   527
}
nkeynes@593
   528
nkeynes@593
   529
nkeynes@590
   530
/**
nkeynes@590
   531
 * Embed a breakpoint into the generated code
nkeynes@590
   532
 */
nkeynes@586
   533
void sh4_translate_emit_breakpoint( sh4vma_t pc )
nkeynes@586
   534
{
nkeynes@995
   535
    MOVL_imm32_r32( pc, REG_EAX );
nkeynes@995
   536
    CALL1_ptr_r32( sh4_translate_breakpoint_hit, REG_EAX );
nkeynes@875
   537
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@586
   538
}
nkeynes@590
   539
nkeynes@601
   540
nkeynes@601
   541
#define UNTRANSLATABLE(pc) !IS_IN_ICACHE(pc)
nkeynes@601
   542
nkeynes@1112
   543
/**
nkeynes@1112
   544
 * Test if the loaded target code pointer in %eax is valid, and if so jump
nkeynes@1112
   545
 * directly into it, bypassing the normal exit.
nkeynes@1112
   546
 */
nkeynes@1112
   547
static void jump_next_block()
nkeynes@1112
   548
{
nkeynes@1149
   549
	uint8_t *ptr = xlat_output;
nkeynes@1112
   550
	TESTP_rptr_rptr(REG_EAX, REG_EAX);
nkeynes@1112
   551
	JE_label(nocode);
nkeynes@1112
   552
	if( sh4_x86.sh4_mode == SH4_MODE_UNKNOWN ) {
nkeynes@1112
   553
	    /* sr/fpscr was changed, possibly updated xlat_sh4_mode, so reload it */
nkeynes@1112
   554
	    MOVL_rbpdisp_r32( REG_OFFSET(xlat_sh4_mode), REG_ECX );
nkeynes@1112
   555
	    CMPL_r32_r32disp( REG_ECX, REG_EAX, XLAT_SH4_MODE_CODE_OFFSET );
nkeynes@1112
   556
	} else {
nkeynes@1112
   557
	    CMPL_imms_r32disp( sh4_x86.sh4_mode, REG_EAX, XLAT_SH4_MODE_CODE_OFFSET );
nkeynes@1112
   558
	}
nkeynes@1112
   559
	JNE_label(wrongmode);
nkeynes@1112
   560
	LEAP_rptrdisp_rptr(REG_EAX, PROLOGUE_SIZE,REG_EAX);
nkeynes@1125
   561
	if( sh4_x86.end_callback ) {
nkeynes@1125
   562
	    /* Note this does leave the stack out of alignment, but doesn't matter
nkeynes@1125
   563
	     * for what we're currently using it for.
nkeynes@1125
   564
	     */
nkeynes@1125
   565
	    PUSH_r32(REG_EAX);
nkeynes@1125
   566
	    MOVP_immptr_rptr(sh4_x86.end_callback, REG_ECX);
nkeynes@1125
   567
	    JMP_rptr(REG_ECX);
nkeynes@1125
   568
	} else {
nkeynes@1125
   569
	    JMP_rptr(REG_EAX);
nkeynes@1125
   570
	}
nkeynes@1149
   571
	JMP_TARGET(wrongmode);
nkeynes@1176
   572
	MOVP_rptrdisp_rptr( REG_EAX, XLAT_CHAIN_CODE_OFFSET, REG_EAX );
nkeynes@1149
   573
	int rel = ptr - xlat_output;
nkeynes@1149
   574
    JMP_prerel(rel);
nkeynes@1149
   575
	JMP_TARGET(nocode); 
nkeynes@1112
   576
}
nkeynes@1112
   577
nkeynes@1125
   578
static void exit_block()
nkeynes@1125
   579
{
nkeynes@1125
   580
	emit_epilogue();
nkeynes@1125
   581
	if( sh4_x86.end_callback ) {
nkeynes@1125
   582
	    MOVP_immptr_rptr(sh4_x86.end_callback, REG_ECX);
nkeynes@1125
   583
	    JMP_rptr(REG_ECX);
nkeynes@1125
   584
	} else {
nkeynes@1125
   585
	    RET();
nkeynes@1125
   586
	}
nkeynes@1125
   587
}
nkeynes@1125
   588
nkeynes@590
   589
/**
nkeynes@995
   590
 * Exit the block with sh4r.pc already written
nkeynes@995
   591
 */
nkeynes@995
   592
void exit_block_pcset( sh4addr_t pc )
nkeynes@995
   593
{
nkeynes@995
   594
    MOVL_imm32_r32( ((pc - sh4_x86.block_start_pc)>>1)*sh4_cpu_period, REG_ECX );
nkeynes@1112
   595
    ADDL_rbpdisp_r32( REG_OFFSET(slice_cycle), REG_ECX );
nkeynes@1112
   596
    MOVL_r32_rbpdisp( REG_ECX, REG_OFFSET(slice_cycle) );
nkeynes@1112
   597
    CMPL_r32_rbpdisp( REG_ECX, REG_OFFSET(event_pending) );
nkeynes@1112
   598
    JBE_label(exitloop);
nkeynes@995
   599
    MOVL_rbpdisp_r32( R_PC, REG_ARG1 );
nkeynes@995
   600
    if( sh4_x86.tlb_on ) {
nkeynes@995
   601
        CALL1_ptr_r32(xlat_get_code_by_vma,REG_ARG1);
nkeynes@995
   602
    } else {
nkeynes@995
   603
        CALL1_ptr_r32(xlat_get_code,REG_ARG1);
nkeynes@995
   604
    }
nkeynes@1112
   605
    
nkeynes@1112
   606
    jump_next_block();
nkeynes@1112
   607
    JMP_TARGET(exitloop);
nkeynes@995
   608
    exit_block();
nkeynes@995
   609
}
nkeynes@995
   610
nkeynes@995
   611
/**
nkeynes@995
   612
 * Exit the block with sh4r.new_pc written with the target pc
nkeynes@995
   613
 */
nkeynes@995
   614
void exit_block_newpcset( sh4addr_t pc )
nkeynes@995
   615
{
nkeynes@995
   616
    MOVL_imm32_r32( ((pc - sh4_x86.block_start_pc)>>1)*sh4_cpu_period, REG_ECX );
nkeynes@1112
   617
    ADDL_rbpdisp_r32( REG_OFFSET(slice_cycle), REG_ECX );
nkeynes@1112
   618
    MOVL_r32_rbpdisp( REG_ECX, REG_OFFSET(slice_cycle) );
nkeynes@995
   619
    MOVL_rbpdisp_r32( R_NEW_PC, REG_ARG1 );
nkeynes@995
   620
    MOVL_r32_rbpdisp( REG_ARG1, R_PC );
nkeynes@1112
   621
    CMPL_r32_rbpdisp( REG_ECX, REG_OFFSET(event_pending) );
nkeynes@1112
   622
    JBE_label(exitloop);
nkeynes@995
   623
    if( sh4_x86.tlb_on ) {
nkeynes@995
   624
        CALL1_ptr_r32(xlat_get_code_by_vma,REG_ARG1);
nkeynes@995
   625
    } else {
nkeynes@995
   626
        CALL1_ptr_r32(xlat_get_code,REG_ARG1);
nkeynes@995
   627
    }
nkeynes@1112
   628
	
nkeynes@1112
   629
	jump_next_block();
nkeynes@1112
   630
    JMP_TARGET(exitloop);
nkeynes@995
   631
    exit_block();
nkeynes@995
   632
}
nkeynes@995
   633
nkeynes@995
   634
nkeynes@995
   635
/**
nkeynes@995
   636
 * Exit the block to an absolute PC
nkeynes@995
   637
 */
nkeynes@995
   638
void exit_block_abs( sh4addr_t pc, sh4addr_t endpc )
nkeynes@995
   639
{
nkeynes@1112
   640
    MOVL_imm32_r32( ((endpc - sh4_x86.block_start_pc)>>1)*sh4_cpu_period, REG_ECX );
nkeynes@1112
   641
    ADDL_rbpdisp_r32( REG_OFFSET(slice_cycle), REG_ECX );
nkeynes@1112
   642
    MOVL_r32_rbpdisp( REG_ECX, REG_OFFSET(slice_cycle) );
nkeynes@1112
   643
nkeynes@1112
   644
    MOVL_imm32_r32( pc, REG_ARG1 );
nkeynes@1112
   645
    MOVL_r32_rbpdisp( REG_ARG1, R_PC );
nkeynes@1112
   646
    CMPL_r32_rbpdisp( REG_ECX, REG_OFFSET(event_pending) );
nkeynes@1112
   647
    JBE_label(exitloop);
nkeynes@1112
   648
nkeynes@995
   649
    if( IS_IN_ICACHE(pc) ) {
nkeynes@995
   650
        MOVP_moffptr_rax( xlat_get_lut_entry(GET_ICACHE_PHYS(pc)) );
nkeynes@995
   651
        ANDP_imms_rptr( -4, REG_EAX );
nkeynes@995
   652
    } else if( sh4_x86.tlb_on ) {
nkeynes@1112
   653
        CALL1_ptr_r32(xlat_get_code_by_vma, REG_ARG1);
nkeynes@995
   654
    } else {
nkeynes@1112
   655
        CALL1_ptr_r32(xlat_get_code, REG_ARG1);
nkeynes@995
   656
    }
nkeynes@1112
   657
    jump_next_block();
nkeynes@1112
   658
    JMP_TARGET(exitloop);
nkeynes@995
   659
    exit_block();
nkeynes@995
   660
}
nkeynes@995
   661
nkeynes@995
   662
/**
nkeynes@995
   663
 * Exit the block to a relative PC
nkeynes@995
   664
 */
nkeynes@995
   665
void exit_block_rel( sh4addr_t pc, sh4addr_t endpc )
nkeynes@995
   666
{
nkeynes@1112
   667
    MOVL_imm32_r32( ((endpc - sh4_x86.block_start_pc)>>1)*sh4_cpu_period, REG_ECX );
nkeynes@1112
   668
    ADDL_rbpdisp_r32( REG_OFFSET(slice_cycle), REG_ECX );
nkeynes@1112
   669
    MOVL_r32_rbpdisp( REG_ECX, REG_OFFSET(slice_cycle) );
nkeynes@1112
   670
nkeynes@1112
   671
	if( pc == sh4_x86.block_start_pc && sh4_x86.sh4_mode == sh4r.xlat_sh4_mode ) {
nkeynes@1112
   672
	    /* Special case for tight loops - the PC doesn't change, and
nkeynes@1112
   673
	     * we already know the target address. Just check events pending before
nkeynes@1112
   674
	     * looping.
nkeynes@1112
   675
	     */
nkeynes@1112
   676
        CMPL_r32_rbpdisp( REG_ECX, REG_OFFSET(event_pending) );
nkeynes@1112
   677
        uint32_t backdisp = ((uintptr_t)(sh4_x86.code - xlat_output)) + PROLOGUE_SIZE;
nkeynes@1112
   678
        JCC_cc_prerel(X86_COND_A, backdisp);
nkeynes@1112
   679
	} else {
nkeynes@1112
   680
        MOVL_imm32_r32( pc - sh4_x86.block_start_pc, REG_ARG1 );
nkeynes@1112
   681
        ADDL_rbpdisp_r32( R_PC, REG_ARG1 );
nkeynes@1112
   682
        MOVL_r32_rbpdisp( REG_ARG1, R_PC );
nkeynes@1112
   683
        CMPL_r32_rbpdisp( REG_ECX, REG_OFFSET(event_pending) );
nkeynes@1112
   684
        JBE_label(exitloop2);
nkeynes@1112
   685
nkeynes@1112
   686
        if( IS_IN_ICACHE(pc) ) {
nkeynes@1112
   687
            MOVP_moffptr_rax( xlat_get_lut_entry(GET_ICACHE_PHYS(pc)) );
nkeynes@1112
   688
            ANDP_imms_rptr( -4, REG_EAX );
nkeynes@1112
   689
        } else if( sh4_x86.tlb_on ) {
nkeynes@1112
   690
            CALL1_ptr_r32(xlat_get_code_by_vma, REG_ARG1);
nkeynes@1112
   691
        } else {
nkeynes@1112
   692
            CALL1_ptr_r32(xlat_get_code, REG_ARG1);
nkeynes@1112
   693
        }
nkeynes@1112
   694
        jump_next_block();
nkeynes@1112
   695
        JMP_TARGET(exitloop2);
nkeynes@995
   696
    }
nkeynes@995
   697
    exit_block();
nkeynes@995
   698
}
nkeynes@995
   699
nkeynes@995
   700
/**
nkeynes@995
   701
 * Exit unconditionally with a general exception
nkeynes@995
   702
 */
nkeynes@995
   703
void exit_block_exc( int code, sh4addr_t pc )
nkeynes@995
   704
{
nkeynes@995
   705
    MOVL_imm32_r32( pc - sh4_x86.block_start_pc, REG_ECX );
nkeynes@995
   706
    ADDL_r32_rbpdisp( REG_ECX, R_PC );
nkeynes@995
   707
    MOVL_imm32_r32( ((pc - sh4_x86.block_start_pc)>>1)*sh4_cpu_period, REG_ECX );
nkeynes@995
   708
    ADDL_r32_rbpdisp( REG_ECX, REG_OFFSET(slice_cycle) );
nkeynes@995
   709
    MOVL_imm32_r32( code, REG_ARG1 );
nkeynes@995
   710
    CALL1_ptr_r32( sh4_raise_exception, REG_ARG1 );
nkeynes@995
   711
    exit_block();
nkeynes@995
   712
}    
nkeynes@995
   713
nkeynes@995
   714
/**
nkeynes@590
   715
 * Embed a call to sh4_execute_instruction for situations that we
nkeynes@601
   716
 * can't translate (just page-crossing delay slots at the moment).
nkeynes@601
   717
 * Caller is responsible for setting new_pc before calling this function.
nkeynes@601
   718
 *
nkeynes@601
   719
 * Performs:
nkeynes@601
   720
 *   Set PC = endpc
nkeynes@601
   721
 *   Set sh4r.in_delay_slot = sh4_x86.in_delay_slot
nkeynes@601
   722
 *   Update slice_cycle for endpc+2 (single step doesn't update slice_cycle)
nkeynes@601
   723
 *   Call sh4_execute_instruction
nkeynes@601
   724
 *   Call xlat_get_code_by_vma / xlat_get_code as for normal exit
nkeynes@590
   725
 */
nkeynes@601
   726
void exit_block_emu( sh4vma_t endpc )
nkeynes@590
   727
{
nkeynes@995
   728
    MOVL_imm32_r32( endpc - sh4_x86.block_start_pc, REG_ECX );   // 5
nkeynes@991
   729
    ADDL_r32_rbpdisp( REG_ECX, R_PC );
nkeynes@586
   730
    
nkeynes@995
   731
    MOVL_imm32_r32( (((endpc - sh4_x86.block_start_pc)>>1)+1)*sh4_cpu_period, REG_ECX ); // 5
nkeynes@991
   732
    ADDL_r32_rbpdisp( REG_ECX, REG_OFFSET(slice_cycle) );     // 6
nkeynes@995
   733
    MOVL_imm32_r32( sh4_x86.in_delay_slot ? 1 : 0, REG_ECX );
nkeynes@995
   734
    MOVL_r32_rbpdisp( REG_ECX, REG_OFFSET(in_delay_slot) );
nkeynes@590
   735
nkeynes@1112
   736
    CALL_ptr( sh4_execute_instruction );
nkeynes@926
   737
    exit_block();
nkeynes@590
   738
} 
nkeynes@539
   739
nkeynes@359
   740
/**
nkeynes@995
   741
 * Write the block trailer (exception handling block)
nkeynes@995
   742
 */
nkeynes@995
   743
void sh4_translate_end_block( sh4addr_t pc ) {
nkeynes@995
   744
    if( sh4_x86.branch_taken == FALSE ) {
nkeynes@995
   745
        // Didn't exit unconditionally already, so write the termination here
nkeynes@995
   746
        exit_block_rel( pc, pc );
nkeynes@995
   747
    }
nkeynes@995
   748
    if( sh4_x86.backpatch_posn != 0 ) {
nkeynes@995
   749
        unsigned int i;
nkeynes@995
   750
        // Exception raised - cleanup and exit
nkeynes@995
   751
        uint8_t *end_ptr = xlat_output;
nkeynes@995
   752
        MOVL_r32_r32( REG_EDX, REG_ECX );
nkeynes@995
   753
        ADDL_r32_r32( REG_EDX, REG_ECX );
nkeynes@995
   754
        ADDL_r32_rbpdisp( REG_ECX, R_SPC );
nkeynes@995
   755
        MOVL_moffptr_eax( &sh4_cpu_period );
nkeynes@995
   756
        MULL_r32( REG_EDX );
nkeynes@995
   757
        ADDL_r32_rbpdisp( REG_EAX, REG_OFFSET(slice_cycle) );
nkeynes@995
   758
        exit_block();
nkeynes@995
   759
nkeynes@995
   760
        for( i=0; i< sh4_x86.backpatch_posn; i++ ) {
nkeynes@995
   761
            uint32_t *fixup_addr = (uint32_t *)&xlat_current_block->code[sh4_x86.backpatch_list[i].fixup_offset];
nkeynes@995
   762
            if( sh4_x86.backpatch_list[i].exc_code < 0 ) {
nkeynes@995
   763
                if( sh4_x86.backpatch_list[i].exc_code == -2 ) {
nkeynes@995
   764
                    *((uintptr_t *)fixup_addr) = (uintptr_t)xlat_output; 
nkeynes@995
   765
                } else {
nkeynes@995
   766
                    *fixup_addr += xlat_output - (uint8_t *)&xlat_current_block->code[sh4_x86.backpatch_list[i].fixup_offset] - 4;
nkeynes@995
   767
                }
nkeynes@995
   768
                MOVL_imm32_r32( sh4_x86.backpatch_list[i].fixup_icount, REG_EDX );
nkeynes@995
   769
                int rel = end_ptr - xlat_output;
nkeynes@995
   770
                JMP_prerel(rel);
nkeynes@995
   771
            } else {
nkeynes@995
   772
                *fixup_addr += xlat_output - (uint8_t *)&xlat_current_block->code[sh4_x86.backpatch_list[i].fixup_offset] - 4;
nkeynes@995
   773
                MOVL_imm32_r32( sh4_x86.backpatch_list[i].exc_code, REG_ARG1 );
nkeynes@995
   774
                CALL1_ptr_r32( sh4_raise_exception, REG_ARG1 );
nkeynes@995
   775
                MOVL_imm32_r32( sh4_x86.backpatch_list[i].fixup_icount, REG_EDX );
nkeynes@995
   776
                int rel = end_ptr - xlat_output;
nkeynes@995
   777
                JMP_prerel(rel);
nkeynes@995
   778
            }
nkeynes@995
   779
        }
nkeynes@995
   780
    }
nkeynes@995
   781
}
nkeynes@539
   782
nkeynes@359
   783
/**
nkeynes@359
   784
 * Translate a single instruction. Delayed branches are handled specially
nkeynes@359
   785
 * by translating both branch and delayed instruction as a single unit (as
nkeynes@359
   786
 * 
nkeynes@586
   787
 * The instruction MUST be in the icache (assert check)
nkeynes@359
   788
 *
nkeynes@359
   789
 * @return true if the instruction marks the end of a basic block
nkeynes@359
   790
 * (eg a branch or 
nkeynes@359
   791
 */
nkeynes@590
   792
uint32_t sh4_translate_instruction( sh4vma_t pc )
nkeynes@359
   793
{
nkeynes@388
   794
    uint32_t ir;
nkeynes@586
   795
    /* Read instruction from icache */
nkeynes@586
   796
    assert( IS_IN_ICACHE(pc) );
nkeynes@586
   797
    ir = *(uint16_t *)GET_ICACHE_PTR(pc);
nkeynes@586
   798
    
nkeynes@586
   799
    if( !sh4_x86.in_delay_slot ) {
nkeynes@596
   800
	sh4_translate_add_recovery( (pc - sh4_x86.block_start_pc)>>1 );
nkeynes@388
   801
    }
nkeynes@1003
   802
    
nkeynes@1003
   803
    /* check for breakpoints at this pc */
nkeynes@1003
   804
    for( int i=0; i<sh4_breakpoint_count; i++ ) {
nkeynes@1003
   805
        if( sh4_breakpoints[i].address == pc ) {
nkeynes@1003
   806
            sh4_translate_emit_breakpoint(pc);
nkeynes@1003
   807
            break;
nkeynes@1003
   808
        }
nkeynes@571
   809
    }
nkeynes@359
   810
%%
nkeynes@359
   811
/* ALU operations */
nkeynes@359
   812
ADD Rm, Rn {:
nkeynes@671
   813
    COUNT_INST(I_ADD);
nkeynes@991
   814
    load_reg( REG_EAX, Rm );
nkeynes@991
   815
    load_reg( REG_ECX, Rn );
nkeynes@991
   816
    ADDL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
   817
    store_reg( REG_ECX, Rn );
nkeynes@417
   818
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   819
:}
nkeynes@359
   820
ADD #imm, Rn {:  
nkeynes@671
   821
    COUNT_INST(I_ADDI);
nkeynes@991
   822
    ADDL_imms_rbpdisp( imm, REG_OFFSET(r[Rn]) );
nkeynes@417
   823
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   824
:}
nkeynes@359
   825
ADDC Rm, Rn {:
nkeynes@671
   826
    COUNT_INST(I_ADDC);
nkeynes@417
   827
    if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@911
   828
        LDC_t();
nkeynes@417
   829
    }
nkeynes@991
   830
    load_reg( REG_EAX, Rm );
nkeynes@991
   831
    load_reg( REG_ECX, Rn );
nkeynes@991
   832
    ADCL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
   833
    store_reg( REG_ECX, Rn );
nkeynes@359
   834
    SETC_t();
nkeynes@417
   835
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
   836
:}
nkeynes@359
   837
ADDV Rm, Rn {:
nkeynes@671
   838
    COUNT_INST(I_ADDV);
nkeynes@991
   839
    load_reg( REG_EAX, Rm );
nkeynes@991
   840
    load_reg( REG_ECX, Rn );
nkeynes@991
   841
    ADDL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
   842
    store_reg( REG_ECX, Rn );
nkeynes@359
   843
    SETO_t();
nkeynes@417
   844
    sh4_x86.tstate = TSTATE_O;
nkeynes@359
   845
:}
nkeynes@359
   846
AND Rm, Rn {:
nkeynes@671
   847
    COUNT_INST(I_AND);
nkeynes@991
   848
    load_reg( REG_EAX, Rm );
nkeynes@991
   849
    load_reg( REG_ECX, Rn );
nkeynes@991
   850
    ANDL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
   851
    store_reg( REG_ECX, Rn );
nkeynes@417
   852
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   853
:}
nkeynes@359
   854
AND #imm, R0 {:  
nkeynes@671
   855
    COUNT_INST(I_ANDI);
nkeynes@991
   856
    load_reg( REG_EAX, 0 );
nkeynes@991
   857
    ANDL_imms_r32(imm, REG_EAX); 
nkeynes@991
   858
    store_reg( REG_EAX, 0 );
nkeynes@417
   859
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   860
:}
nkeynes@359
   861
AND.B #imm, @(R0, GBR) {: 
nkeynes@671
   862
    COUNT_INST(I_ANDB);
nkeynes@991
   863
    load_reg( REG_EAX, 0 );
nkeynes@991
   864
    ADDL_rbpdisp_r32( R_GBR, REG_EAX );
nkeynes@991
   865
    MOVL_r32_rspdisp(REG_EAX, 0);
nkeynes@991
   866
    MEM_READ_BYTE_FOR_WRITE( REG_EAX, REG_EDX );
nkeynes@991
   867
    MOVL_rspdisp_r32(0, REG_EAX);
nkeynes@991
   868
    ANDL_imms_r32(imm, REG_EDX );
nkeynes@991
   869
    MEM_WRITE_BYTE( REG_EAX, REG_EDX );
nkeynes@417
   870
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   871
:}
nkeynes@359
   872
CMP/EQ Rm, Rn {:  
nkeynes@671
   873
    COUNT_INST(I_CMPEQ);
nkeynes@991
   874
    load_reg( REG_EAX, Rm );
nkeynes@991
   875
    load_reg( REG_ECX, Rn );
nkeynes@991
   876
    CMPL_r32_r32( REG_EAX, REG_ECX );
nkeynes@359
   877
    SETE_t();
nkeynes@417
   878
    sh4_x86.tstate = TSTATE_E;
nkeynes@359
   879
:}
nkeynes@359
   880
CMP/EQ #imm, R0 {:  
nkeynes@671
   881
    COUNT_INST(I_CMPEQI);
nkeynes@991
   882
    load_reg( REG_EAX, 0 );
nkeynes@991
   883
    CMPL_imms_r32(imm, REG_EAX);
nkeynes@359
   884
    SETE_t();
nkeynes@417
   885
    sh4_x86.tstate = TSTATE_E;
nkeynes@359
   886
:}
nkeynes@359
   887
CMP/GE Rm, Rn {:  
nkeynes@671
   888
    COUNT_INST(I_CMPGE);
nkeynes@991
   889
    load_reg( REG_EAX, Rm );
nkeynes@991
   890
    load_reg( REG_ECX, Rn );
nkeynes@991
   891
    CMPL_r32_r32( REG_EAX, REG_ECX );
nkeynes@359
   892
    SETGE_t();
nkeynes@417
   893
    sh4_x86.tstate = TSTATE_GE;
nkeynes@359
   894
:}
nkeynes@359
   895
CMP/GT Rm, Rn {: 
nkeynes@671
   896
    COUNT_INST(I_CMPGT);
nkeynes@991
   897
    load_reg( REG_EAX, Rm );
nkeynes@991
   898
    load_reg( REG_ECX, Rn );
nkeynes@991
   899
    CMPL_r32_r32( REG_EAX, REG_ECX );
nkeynes@359
   900
    SETG_t();
nkeynes@417
   901
    sh4_x86.tstate = TSTATE_G;
nkeynes@359
   902
:}
nkeynes@359
   903
CMP/HI Rm, Rn {:  
nkeynes@671
   904
    COUNT_INST(I_CMPHI);
nkeynes@991
   905
    load_reg( REG_EAX, Rm );
nkeynes@991
   906
    load_reg( REG_ECX, Rn );
nkeynes@991
   907
    CMPL_r32_r32( REG_EAX, REG_ECX );
nkeynes@359
   908
    SETA_t();
nkeynes@417
   909
    sh4_x86.tstate = TSTATE_A;
nkeynes@359
   910
:}
nkeynes@359
   911
CMP/HS Rm, Rn {: 
nkeynes@671
   912
    COUNT_INST(I_CMPHS);
nkeynes@991
   913
    load_reg( REG_EAX, Rm );
nkeynes@991
   914
    load_reg( REG_ECX, Rn );
nkeynes@991
   915
    CMPL_r32_r32( REG_EAX, REG_ECX );
nkeynes@359
   916
    SETAE_t();
nkeynes@417
   917
    sh4_x86.tstate = TSTATE_AE;
nkeynes@359
   918
 :}
nkeynes@359
   919
CMP/PL Rn {: 
nkeynes@671
   920
    COUNT_INST(I_CMPPL);
nkeynes@991
   921
    load_reg( REG_EAX, Rn );
nkeynes@991
   922
    CMPL_imms_r32( 0, REG_EAX );
nkeynes@359
   923
    SETG_t();
nkeynes@417
   924
    sh4_x86.tstate = TSTATE_G;
nkeynes@359
   925
:}
nkeynes@359
   926
CMP/PZ Rn {:  
nkeynes@671
   927
    COUNT_INST(I_CMPPZ);
nkeynes@991
   928
    load_reg( REG_EAX, Rn );
nkeynes@991
   929
    CMPL_imms_r32( 0, REG_EAX );
nkeynes@359
   930
    SETGE_t();
nkeynes@417
   931
    sh4_x86.tstate = TSTATE_GE;
nkeynes@359
   932
:}
nkeynes@361
   933
CMP/STR Rm, Rn {:  
nkeynes@671
   934
    COUNT_INST(I_CMPSTR);
nkeynes@991
   935
    load_reg( REG_EAX, Rm );
nkeynes@991
   936
    load_reg( REG_ECX, Rn );
nkeynes@991
   937
    XORL_r32_r32( REG_ECX, REG_EAX );
nkeynes@991
   938
    TESTB_r8_r8( REG_AL, REG_AL );
nkeynes@991
   939
    JE_label(target1);
nkeynes@991
   940
    TESTB_r8_r8( REG_AH, REG_AH );
nkeynes@991
   941
    JE_label(target2);
nkeynes@991
   942
    SHRL_imm_r32( 16, REG_EAX );
nkeynes@991
   943
    TESTB_r8_r8( REG_AL, REG_AL );
nkeynes@991
   944
    JE_label(target3);
nkeynes@991
   945
    TESTB_r8_r8( REG_AH, REG_AH );
nkeynes@380
   946
    JMP_TARGET(target1);
nkeynes@380
   947
    JMP_TARGET(target2);
nkeynes@380
   948
    JMP_TARGET(target3);
nkeynes@368
   949
    SETE_t();
nkeynes@417
   950
    sh4_x86.tstate = TSTATE_E;
nkeynes@361
   951
:}
nkeynes@361
   952
DIV0S Rm, Rn {:
nkeynes@671
   953
    COUNT_INST(I_DIV0S);
nkeynes@991
   954
    load_reg( REG_EAX, Rm );
nkeynes@991
   955
    load_reg( REG_ECX, Rn );
nkeynes@991
   956
    SHRL_imm_r32( 31, REG_EAX );
nkeynes@991
   957
    SHRL_imm_r32( 31, REG_ECX );
nkeynes@995
   958
    MOVL_r32_rbpdisp( REG_EAX, R_M );
nkeynes@995
   959
    MOVL_r32_rbpdisp( REG_ECX, R_Q );
nkeynes@991
   960
    CMPL_r32_r32( REG_EAX, REG_ECX );
nkeynes@386
   961
    SETNE_t();
nkeynes@417
   962
    sh4_x86.tstate = TSTATE_NE;
nkeynes@361
   963
:}
nkeynes@361
   964
DIV0U {:  
nkeynes@671
   965
    COUNT_INST(I_DIV0U);
nkeynes@991
   966
    XORL_r32_r32( REG_EAX, REG_EAX );
nkeynes@995
   967
    MOVL_r32_rbpdisp( REG_EAX, R_Q );
nkeynes@995
   968
    MOVL_r32_rbpdisp( REG_EAX, R_M );
nkeynes@995
   969
    MOVL_r32_rbpdisp( REG_EAX, R_T );
nkeynes@417
   970
    sh4_x86.tstate = TSTATE_C; // works for DIV1
nkeynes@361
   971
:}
nkeynes@386
   972
DIV1 Rm, Rn {:
nkeynes@671
   973
    COUNT_INST(I_DIV1);
nkeynes@995
   974
    MOVL_rbpdisp_r32( R_M, REG_ECX );
nkeynes@991
   975
    load_reg( REG_EAX, Rn );
nkeynes@417
   976
    if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@417
   977
	LDC_t();
nkeynes@417
   978
    }
nkeynes@991
   979
    RCLL_imm_r32( 1, REG_EAX );
nkeynes@991
   980
    SETC_r8( REG_DL ); // Q'
nkeynes@991
   981
    CMPL_rbpdisp_r32( R_Q, REG_ECX );
nkeynes@991
   982
    JE_label(mqequal);
nkeynes@991
   983
    ADDL_rbpdisp_r32( REG_OFFSET(r[Rm]), REG_EAX );
nkeynes@991
   984
    JMP_label(end);
nkeynes@380
   985
    JMP_TARGET(mqequal);
nkeynes@991
   986
    SUBL_rbpdisp_r32( REG_OFFSET(r[Rm]), REG_EAX );
nkeynes@386
   987
    JMP_TARGET(end);
nkeynes@991
   988
    store_reg( REG_EAX, Rn ); // Done with Rn now
nkeynes@991
   989
    SETC_r8(REG_AL); // tmp1
nkeynes@991
   990
    XORB_r8_r8( REG_DL, REG_AL ); // Q' = Q ^ tmp1
nkeynes@991
   991
    XORB_r8_r8( REG_AL, REG_CL ); // Q'' = Q' ^ M
nkeynes@995
   992
    MOVL_r32_rbpdisp( REG_ECX, R_Q );
nkeynes@991
   993
    XORL_imms_r32( 1, REG_AL );   // T = !Q'
nkeynes@991
   994
    MOVZXL_r8_r32( REG_AL, REG_EAX );
nkeynes@995
   995
    MOVL_r32_rbpdisp( REG_EAX, R_T );
nkeynes@417
   996
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
   997
:}
nkeynes@361
   998
DMULS.L Rm, Rn {:  
nkeynes@671
   999
    COUNT_INST(I_DMULS);
nkeynes@991
  1000
    load_reg( REG_EAX, Rm );
nkeynes@991
  1001
    load_reg( REG_ECX, Rn );
nkeynes@991
  1002
    IMULL_r32(REG_ECX);
nkeynes@995
  1003
    MOVL_r32_rbpdisp( REG_EDX, R_MACH );
nkeynes@995
  1004
    MOVL_r32_rbpdisp( REG_EAX, R_MACL );
nkeynes@417
  1005
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1006
:}
nkeynes@361
  1007
DMULU.L Rm, Rn {:  
nkeynes@671
  1008
    COUNT_INST(I_DMULU);
nkeynes@991
  1009
    load_reg( REG_EAX, Rm );
nkeynes@991
  1010
    load_reg( REG_ECX, Rn );
nkeynes@991
  1011
    MULL_r32(REG_ECX);
nkeynes@995
  1012
    MOVL_r32_rbpdisp( REG_EDX, R_MACH );
nkeynes@995
  1013
    MOVL_r32_rbpdisp( REG_EAX, R_MACL );    
nkeynes@417
  1014
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1015
:}
nkeynes@359
  1016
DT Rn {:  
nkeynes@671
  1017
    COUNT_INST(I_DT);
nkeynes@991
  1018
    load_reg( REG_EAX, Rn );
nkeynes@991
  1019
    ADDL_imms_r32( -1, REG_EAX );
nkeynes@991
  1020
    store_reg( REG_EAX, Rn );
nkeynes@359
  1021
    SETE_t();
nkeynes@417
  1022
    sh4_x86.tstate = TSTATE_E;
nkeynes@359
  1023
:}
nkeynes@359
  1024
EXTS.B Rm, Rn {:  
nkeynes@671
  1025
    COUNT_INST(I_EXTSB);
nkeynes@991
  1026
    load_reg( REG_EAX, Rm );
nkeynes@991
  1027
    MOVSXL_r8_r32( REG_EAX, REG_EAX );
nkeynes@991
  1028
    store_reg( REG_EAX, Rn );
nkeynes@359
  1029
:}
nkeynes@361
  1030
EXTS.W Rm, Rn {:  
nkeynes@671
  1031
    COUNT_INST(I_EXTSW);
nkeynes@991
  1032
    load_reg( REG_EAX, Rm );
nkeynes@991
  1033
    MOVSXL_r16_r32( REG_EAX, REG_EAX );
nkeynes@991
  1034
    store_reg( REG_EAX, Rn );
nkeynes@361
  1035
:}
nkeynes@361
  1036
EXTU.B Rm, Rn {:  
nkeynes@671
  1037
    COUNT_INST(I_EXTUB);
nkeynes@991
  1038
    load_reg( REG_EAX, Rm );
nkeynes@991
  1039
    MOVZXL_r8_r32( REG_EAX, REG_EAX );
nkeynes@991
  1040
    store_reg( REG_EAX, Rn );
nkeynes@361
  1041
:}
nkeynes@361
  1042
EXTU.W Rm, Rn {:  
nkeynes@671
  1043
    COUNT_INST(I_EXTUW);
nkeynes@991
  1044
    load_reg( REG_EAX, Rm );
nkeynes@991
  1045
    MOVZXL_r16_r32( REG_EAX, REG_EAX );
nkeynes@991
  1046
    store_reg( REG_EAX, Rn );
nkeynes@361
  1047
:}
nkeynes@586
  1048
MAC.L @Rm+, @Rn+ {:
nkeynes@671
  1049
    COUNT_INST(I_MACL);
nkeynes@586
  1050
    if( Rm == Rn ) {
nkeynes@991
  1051
	load_reg( REG_EAX, Rm );
nkeynes@991
  1052
	check_ralign32( REG_EAX );
nkeynes@991
  1053
	MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  1054
	MOVL_r32_rspdisp(REG_EAX, 0);
nkeynes@991
  1055
	load_reg( REG_EAX, Rm );
nkeynes@991
  1056
	LEAL_r32disp_r32( REG_EAX, 4, REG_EAX );
nkeynes@991
  1057
	MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  1058
        ADDL_imms_rbpdisp( 8, REG_OFFSET(r[Rn]) );
nkeynes@586
  1059
    } else {
nkeynes@991
  1060
	load_reg( REG_EAX, Rm );
nkeynes@991
  1061
	check_ralign32( REG_EAX );
nkeynes@991
  1062
	MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  1063
	MOVL_r32_rspdisp( REG_EAX, 0 );
nkeynes@991
  1064
	load_reg( REG_EAX, Rn );
nkeynes@991
  1065
	check_ralign32( REG_EAX );
nkeynes@991
  1066
	MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  1067
	ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rn]) );
nkeynes@991
  1068
	ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1069
    }
nkeynes@939
  1070
    
nkeynes@991
  1071
    IMULL_rspdisp( 0 );
nkeynes@991
  1072
    ADDL_r32_rbpdisp( REG_EAX, R_MACL );
nkeynes@991
  1073
    ADCL_r32_rbpdisp( REG_EDX, R_MACH );
nkeynes@386
  1074
nkeynes@995
  1075
    MOVL_rbpdisp_r32( R_S, REG_ECX );
nkeynes@991
  1076
    TESTL_r32_r32(REG_ECX, REG_ECX);
nkeynes@991
  1077
    JE_label( nosat );
nkeynes@995
  1078
    CALL_ptr( signsat48 );
nkeynes@386
  1079
    JMP_TARGET( nosat );
nkeynes@417
  1080
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@386
  1081
:}
nkeynes@386
  1082
MAC.W @Rm+, @Rn+ {:  
nkeynes@671
  1083
    COUNT_INST(I_MACW);
nkeynes@586
  1084
    if( Rm == Rn ) {
nkeynes@991
  1085
	load_reg( REG_EAX, Rm );
nkeynes@991
  1086
	check_ralign16( REG_EAX );
nkeynes@991
  1087
	MEM_READ_WORD( REG_EAX, REG_EAX );
nkeynes@991
  1088
        MOVL_r32_rspdisp( REG_EAX, 0 );
nkeynes@991
  1089
	load_reg( REG_EAX, Rm );
nkeynes@991
  1090
	LEAL_r32disp_r32( REG_EAX, 2, REG_EAX );
nkeynes@991
  1091
	MEM_READ_WORD( REG_EAX, REG_EAX );
nkeynes@991
  1092
	ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1093
	// Note translate twice in case of page boundaries. Maybe worth
nkeynes@586
  1094
	// adding a page-boundary check to skip the second translation
nkeynes@586
  1095
    } else {
nkeynes@991
  1096
	load_reg( REG_EAX, Rm );
nkeynes@991
  1097
	check_ralign16( REG_EAX );
nkeynes@991
  1098
	MEM_READ_WORD( REG_EAX, REG_EAX );
nkeynes@991
  1099
        MOVL_r32_rspdisp( REG_EAX, 0 );
nkeynes@991
  1100
	load_reg( REG_EAX, Rn );
nkeynes@991
  1101
	check_ralign16( REG_EAX );
nkeynes@991
  1102
	MEM_READ_WORD( REG_EAX, REG_EAX );
nkeynes@991
  1103
	ADDL_imms_rbpdisp( 2, REG_OFFSET(r[Rn]) );
nkeynes@991
  1104
	ADDL_imms_rbpdisp( 2, REG_OFFSET(r[Rm]) );
nkeynes@586
  1105
    }
nkeynes@991
  1106
    IMULL_rspdisp( 0 );
nkeynes@995
  1107
    MOVL_rbpdisp_r32( R_S, REG_ECX );
nkeynes@991
  1108
    TESTL_r32_r32( REG_ECX, REG_ECX );
nkeynes@991
  1109
    JE_label( nosat );
nkeynes@386
  1110
nkeynes@991
  1111
    ADDL_r32_rbpdisp( REG_EAX, R_MACL );  // 6
nkeynes@991
  1112
    JNO_label( end );            // 2
nkeynes@995
  1113
    MOVL_imm32_r32( 1, REG_EDX );         // 5
nkeynes@995
  1114
    MOVL_r32_rbpdisp( REG_EDX, R_MACH );   // 6
nkeynes@991
  1115
    JS_label( positive );        // 2
nkeynes@995
  1116
    MOVL_imm32_r32( 0x80000000, REG_EAX );// 5
nkeynes@995
  1117
    MOVL_r32_rbpdisp( REG_EAX, R_MACL );   // 6
nkeynes@991
  1118
    JMP_label(end2);           // 2
nkeynes@386
  1119
nkeynes@386
  1120
    JMP_TARGET(positive);
nkeynes@995
  1121
    MOVL_imm32_r32( 0x7FFFFFFF, REG_EAX );// 5
nkeynes@995
  1122
    MOVL_r32_rbpdisp( REG_EAX, R_MACL );   // 6
nkeynes@991
  1123
    JMP_label(end3);            // 2
nkeynes@386
  1124
nkeynes@386
  1125
    JMP_TARGET(nosat);
nkeynes@991
  1126
    ADDL_r32_rbpdisp( REG_EAX, R_MACL );  // 6
nkeynes@991
  1127
    ADCL_r32_rbpdisp( REG_EDX, R_MACH );  // 6
nkeynes@386
  1128
    JMP_TARGET(end);
nkeynes@386
  1129
    JMP_TARGET(end2);
nkeynes@386
  1130
    JMP_TARGET(end3);
nkeynes@417
  1131
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@386
  1132
:}
nkeynes@359
  1133
MOVT Rn {:  
nkeynes@671
  1134
    COUNT_INST(I_MOVT);
nkeynes@995
  1135
    MOVL_rbpdisp_r32( R_T, REG_EAX );
nkeynes@991
  1136
    store_reg( REG_EAX, Rn );
nkeynes@359
  1137
:}
nkeynes@361
  1138
MUL.L Rm, Rn {:  
nkeynes@671
  1139
    COUNT_INST(I_MULL);
nkeynes@991
  1140
    load_reg( REG_EAX, Rm );
nkeynes@991
  1141
    load_reg( REG_ECX, Rn );
nkeynes@991
  1142
    MULL_r32( REG_ECX );
nkeynes@995
  1143
    MOVL_r32_rbpdisp( REG_EAX, R_MACL );
nkeynes@417
  1144
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1145
:}
nkeynes@374
  1146
MULS.W Rm, Rn {:
nkeynes@671
  1147
    COUNT_INST(I_MULSW);
nkeynes@995
  1148
    MOVSXL_rbpdisp16_r32( R_R(Rm), REG_EAX );
nkeynes@995
  1149
    MOVSXL_rbpdisp16_r32( R_R(Rn), REG_ECX );
nkeynes@991
  1150
    MULL_r32( REG_ECX );
nkeynes@995
  1151
    MOVL_r32_rbpdisp( REG_EAX, R_MACL );
nkeynes@417
  1152
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1153
:}
nkeynes@374
  1154
MULU.W Rm, Rn {:  
nkeynes@671
  1155
    COUNT_INST(I_MULUW);
nkeynes@995
  1156
    MOVZXL_rbpdisp16_r32( R_R(Rm), REG_EAX );
nkeynes@995
  1157
    MOVZXL_rbpdisp16_r32( R_R(Rn), REG_ECX );
nkeynes@991
  1158
    MULL_r32( REG_ECX );
nkeynes@995
  1159
    MOVL_r32_rbpdisp( REG_EAX, R_MACL );
nkeynes@417
  1160
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
  1161
:}
nkeynes@359
  1162
NEG Rm, Rn {:
nkeynes@671
  1163
    COUNT_INST(I_NEG);
nkeynes@991
  1164
    load_reg( REG_EAX, Rm );
nkeynes@991
  1165
    NEGL_r32( REG_EAX );
nkeynes@991
  1166
    store_reg( REG_EAX, Rn );
nkeynes@417
  1167
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1168
:}
nkeynes@359
  1169
NEGC Rm, Rn {:  
nkeynes@671
  1170
    COUNT_INST(I_NEGC);
nkeynes@991
  1171
    load_reg( REG_EAX, Rm );
nkeynes@991
  1172
    XORL_r32_r32( REG_ECX, REG_ECX );
nkeynes@359
  1173
    LDC_t();
nkeynes@991
  1174
    SBBL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
  1175
    store_reg( REG_ECX, Rn );
nkeynes@359
  1176
    SETC_t();
nkeynes@417
  1177
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1178
:}
nkeynes@359
  1179
NOT Rm, Rn {:  
nkeynes@671
  1180
    COUNT_INST(I_NOT);
nkeynes@991
  1181
    load_reg( REG_EAX, Rm );
nkeynes@991
  1182
    NOTL_r32( REG_EAX );
nkeynes@991
  1183
    store_reg( REG_EAX, Rn );
nkeynes@417
  1184
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1185
:}
nkeynes@359
  1186
OR Rm, Rn {:  
nkeynes@671
  1187
    COUNT_INST(I_OR);
nkeynes@991
  1188
    load_reg( REG_EAX, Rm );
nkeynes@991
  1189
    load_reg( REG_ECX, Rn );
nkeynes@991
  1190
    ORL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
  1191
    store_reg( REG_ECX, Rn );
nkeynes@417
  1192
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1193
:}
nkeynes@359
  1194
OR #imm, R0 {:
nkeynes@671
  1195
    COUNT_INST(I_ORI);
nkeynes@991
  1196
    load_reg( REG_EAX, 0 );
nkeynes@991
  1197
    ORL_imms_r32(imm, REG_EAX);
nkeynes@991
  1198
    store_reg( REG_EAX, 0 );
nkeynes@417
  1199
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1200
:}
nkeynes@374
  1201
OR.B #imm, @(R0, GBR) {:  
nkeynes@671
  1202
    COUNT_INST(I_ORB);
nkeynes@991
  1203
    load_reg( REG_EAX, 0 );
nkeynes@991
  1204
    ADDL_rbpdisp_r32( R_GBR, REG_EAX );
nkeynes@991
  1205
    MOVL_r32_rspdisp( REG_EAX, 0 );
nkeynes@991
  1206
    MEM_READ_BYTE_FOR_WRITE( REG_EAX, REG_EDX );
nkeynes@991
  1207
    MOVL_rspdisp_r32( 0, REG_EAX );
nkeynes@991
  1208
    ORL_imms_r32(imm, REG_EDX );
nkeynes@991
  1209
    MEM_WRITE_BYTE( REG_EAX, REG_EDX );
nkeynes@417
  1210
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
  1211
:}
nkeynes@359
  1212
ROTCL Rn {:
nkeynes@671
  1213
    COUNT_INST(I_ROTCL);
nkeynes@991
  1214
    load_reg( REG_EAX, Rn );
nkeynes@417
  1215
    if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@417
  1216
	LDC_t();
nkeynes@417
  1217
    }
nkeynes@991
  1218
    RCLL_imm_r32( 1, REG_EAX );
nkeynes@991
  1219
    store_reg( REG_EAX, Rn );
nkeynes@359
  1220
    SETC_t();
nkeynes@417
  1221
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1222
:}
nkeynes@359
  1223
ROTCR Rn {:  
nkeynes@671
  1224
    COUNT_INST(I_ROTCR);
nkeynes@991
  1225
    load_reg( REG_EAX, Rn );
nkeynes@417
  1226
    if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@417
  1227
	LDC_t();
nkeynes@417
  1228
    }
nkeynes@991
  1229
    RCRL_imm_r32( 1, REG_EAX );
nkeynes@991
  1230
    store_reg( REG_EAX, Rn );
nkeynes@359
  1231
    SETC_t();
nkeynes@417
  1232
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1233
:}
nkeynes@359
  1234
ROTL Rn {:  
nkeynes@671
  1235
    COUNT_INST(I_ROTL);
nkeynes@991
  1236
    load_reg( REG_EAX, Rn );
nkeynes@991
  1237
    ROLL_imm_r32( 1, REG_EAX );
nkeynes@991
  1238
    store_reg( REG_EAX, Rn );
nkeynes@359
  1239
    SETC_t();
nkeynes@417
  1240
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1241
:}
nkeynes@359
  1242
ROTR Rn {:  
nkeynes@671
  1243
    COUNT_INST(I_ROTR);
nkeynes@991
  1244
    load_reg( REG_EAX, Rn );
nkeynes@991
  1245
    RORL_imm_r32( 1, REG_EAX );
nkeynes@991
  1246
    store_reg( REG_EAX, Rn );
nkeynes@359
  1247
    SETC_t();
nkeynes@417
  1248
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1249
:}
nkeynes@359
  1250
SHAD Rm, Rn {:
nkeynes@671
  1251
    COUNT_INST(I_SHAD);
nkeynes@359
  1252
    /* Annoyingly enough, not directly convertible */
nkeynes@991
  1253
    load_reg( REG_EAX, Rn );
nkeynes@991
  1254
    load_reg( REG_ECX, Rm );
nkeynes@991
  1255
    CMPL_imms_r32( 0, REG_ECX );
nkeynes@991
  1256
    JGE_label(doshl);
nkeynes@361
  1257
                    
nkeynes@991
  1258
    NEGL_r32( REG_ECX );      // 2
nkeynes@991
  1259
    ANDB_imms_r8( 0x1F, REG_CL ); // 3
nkeynes@991
  1260
    JE_label(emptysar);     // 2
nkeynes@991
  1261
    SARL_cl_r32( REG_EAX );       // 2
nkeynes@991
  1262
    JMP_label(end);          // 2
nkeynes@386
  1263
nkeynes@386
  1264
    JMP_TARGET(emptysar);
nkeynes@991
  1265
    SARL_imm_r32(31, REG_EAX );  // 3
nkeynes@991
  1266
    JMP_label(end2);
nkeynes@382
  1267
nkeynes@380
  1268
    JMP_TARGET(doshl);
nkeynes@991
  1269
    ANDB_imms_r8( 0x1F, REG_CL ); // 3
nkeynes@991
  1270
    SHLL_cl_r32( REG_EAX );       // 2
nkeynes@380
  1271
    JMP_TARGET(end);
nkeynes@386
  1272
    JMP_TARGET(end2);
nkeynes@991
  1273
    store_reg( REG_EAX, Rn );
nkeynes@417
  1274
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1275
:}
nkeynes@359
  1276
SHLD Rm, Rn {:  
nkeynes@671
  1277
    COUNT_INST(I_SHLD);
nkeynes@991
  1278
    load_reg( REG_EAX, Rn );
nkeynes@991
  1279
    load_reg( REG_ECX, Rm );
nkeynes@991
  1280
    CMPL_imms_r32( 0, REG_ECX );
nkeynes@991
  1281
    JGE_label(doshl);
nkeynes@368
  1282
nkeynes@991
  1283
    NEGL_r32( REG_ECX );      // 2
nkeynes@991
  1284
    ANDB_imms_r8( 0x1F, REG_CL ); // 3
nkeynes@991
  1285
    JE_label(emptyshr );
nkeynes@991
  1286
    SHRL_cl_r32( REG_EAX );       // 2
nkeynes@991
  1287
    JMP_label(end);          // 2
nkeynes@386
  1288
nkeynes@386
  1289
    JMP_TARGET(emptyshr);
nkeynes@991
  1290
    XORL_r32_r32( REG_EAX, REG_EAX );
nkeynes@991
  1291
    JMP_label(end2);
nkeynes@382
  1292
nkeynes@382
  1293
    JMP_TARGET(doshl);
nkeynes@991
  1294
    ANDB_imms_r8( 0x1F, REG_CL ); // 3
nkeynes@991
  1295
    SHLL_cl_r32( REG_EAX );       // 2
nkeynes@382
  1296
    JMP_TARGET(end);
nkeynes@386
  1297
    JMP_TARGET(end2);
nkeynes@991
  1298
    store_reg( REG_EAX, Rn );
nkeynes@417
  1299
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1300
:}
nkeynes@359
  1301
SHAL Rn {: 
nkeynes@671
  1302
    COUNT_INST(I_SHAL);
nkeynes@991
  1303
    load_reg( REG_EAX, Rn );
nkeynes@991
  1304
    SHLL_imm_r32( 1, REG_EAX );
nkeynes@397
  1305
    SETC_t();
nkeynes@991
  1306
    store_reg( REG_EAX, Rn );
nkeynes@417
  1307
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1308
:}
nkeynes@359
  1309
SHAR Rn {:  
nkeynes@671
  1310
    COUNT_INST(I_SHAR);
nkeynes@991
  1311
    load_reg( REG_EAX, Rn );
nkeynes@991
  1312
    SARL_imm_r32( 1, REG_EAX );
nkeynes@397
  1313
    SETC_t();
nkeynes@991
  1314
    store_reg( REG_EAX, Rn );
nkeynes@417
  1315
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1316
:}
nkeynes@359
  1317
SHLL Rn {:  
nkeynes@671
  1318
    COUNT_INST(I_SHLL);
nkeynes@991
  1319
    load_reg( REG_EAX, Rn );
nkeynes@991
  1320
    SHLL_imm_r32( 1, REG_EAX );
nkeynes@397
  1321
    SETC_t();
nkeynes@991
  1322
    store_reg( REG_EAX, Rn );
nkeynes@417
  1323
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1324
:}
nkeynes@359
  1325
SHLL2 Rn {:
nkeynes@671
  1326
    COUNT_INST(I_SHLL);
nkeynes@991
  1327
    load_reg( REG_EAX, Rn );
nkeynes@991
  1328
    SHLL_imm_r32( 2, REG_EAX );
nkeynes@991
  1329
    store_reg( REG_EAX, Rn );
nkeynes@417
  1330
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1331
:}
nkeynes@359
  1332
SHLL8 Rn {:  
nkeynes@671
  1333
    COUNT_INST(I_SHLL);
nkeynes@991
  1334
    load_reg( REG_EAX, Rn );
nkeynes@991
  1335
    SHLL_imm_r32( 8, REG_EAX );
nkeynes@991
  1336
    store_reg( REG_EAX, Rn );
nkeynes@417
  1337
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1338
:}
nkeynes@359
  1339
SHLL16 Rn {:  
nkeynes@671
  1340
    COUNT_INST(I_SHLL);
nkeynes@991
  1341
    load_reg( REG_EAX, Rn );
nkeynes@991
  1342
    SHLL_imm_r32( 16, REG_EAX );
nkeynes@991
  1343
    store_reg( REG_EAX, Rn );
nkeynes@417
  1344
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1345
:}
nkeynes@359
  1346
SHLR Rn {:  
nkeynes@671
  1347
    COUNT_INST(I_SHLR);
nkeynes@991
  1348
    load_reg( REG_EAX, Rn );
nkeynes@991
  1349
    SHRL_imm_r32( 1, REG_EAX );
nkeynes@397
  1350
    SETC_t();
nkeynes@991
  1351
    store_reg( REG_EAX, Rn );
nkeynes@417
  1352
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1353
:}
nkeynes@359
  1354
SHLR2 Rn {:  
nkeynes@671
  1355
    COUNT_INST(I_SHLR);
nkeynes@991
  1356
    load_reg( REG_EAX, Rn );
nkeynes@991
  1357
    SHRL_imm_r32( 2, REG_EAX );
nkeynes@991
  1358
    store_reg( REG_EAX, Rn );
nkeynes@417
  1359
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1360
:}
nkeynes@359
  1361
SHLR8 Rn {:  
nkeynes@671
  1362
    COUNT_INST(I_SHLR);
nkeynes@991
  1363
    load_reg( REG_EAX, Rn );
nkeynes@991
  1364
    SHRL_imm_r32( 8, REG_EAX );
nkeynes@991
  1365
    store_reg( REG_EAX, Rn );
nkeynes@417
  1366
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1367
:}
nkeynes@359
  1368
SHLR16 Rn {:  
nkeynes@671
  1369
    COUNT_INST(I_SHLR);
nkeynes@991
  1370
    load_reg( REG_EAX, Rn );
nkeynes@991
  1371
    SHRL_imm_r32( 16, REG_EAX );
nkeynes@991
  1372
    store_reg( REG_EAX, Rn );
nkeynes@417
  1373
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1374
:}
nkeynes@359
  1375
SUB Rm, Rn {:  
nkeynes@671
  1376
    COUNT_INST(I_SUB);
nkeynes@991
  1377
    load_reg( REG_EAX, Rm );
nkeynes@991
  1378
    load_reg( REG_ECX, Rn );
nkeynes@991
  1379
    SUBL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
  1380
    store_reg( REG_ECX, Rn );
nkeynes@417
  1381
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1382
:}
nkeynes@359
  1383
SUBC Rm, Rn {:  
nkeynes@671
  1384
    COUNT_INST(I_SUBC);
nkeynes@991
  1385
    load_reg( REG_EAX, Rm );
nkeynes@991
  1386
    load_reg( REG_ECX, Rn );
nkeynes@417
  1387
    if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@417
  1388
	LDC_t();
nkeynes@417
  1389
    }
nkeynes@991
  1390
    SBBL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
  1391
    store_reg( REG_ECX, Rn );
nkeynes@394
  1392
    SETC_t();
nkeynes@417
  1393
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1394
:}
nkeynes@359
  1395
SUBV Rm, Rn {:  
nkeynes@671
  1396
    COUNT_INST(I_SUBV);
nkeynes@991
  1397
    load_reg( REG_EAX, Rm );
nkeynes@991
  1398
    load_reg( REG_ECX, Rn );
nkeynes@991
  1399
    SUBL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
  1400
    store_reg( REG_ECX, Rn );
nkeynes@359
  1401
    SETO_t();
nkeynes@417
  1402
    sh4_x86.tstate = TSTATE_O;
nkeynes@359
  1403
:}
nkeynes@359
  1404
SWAP.B Rm, Rn {:  
nkeynes@671
  1405
    COUNT_INST(I_SWAPB);
nkeynes@991
  1406
    load_reg( REG_EAX, Rm );
nkeynes@991
  1407
    XCHGB_r8_r8( REG_AL, REG_AH ); // NB: does not touch EFLAGS
nkeynes@991
  1408
    store_reg( REG_EAX, Rn );
nkeynes@359
  1409
:}
nkeynes@359
  1410
SWAP.W Rm, Rn {:  
nkeynes@671
  1411
    COUNT_INST(I_SWAPB);
nkeynes@991
  1412
    load_reg( REG_EAX, Rm );
nkeynes@991
  1413
    MOVL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
  1414
    SHLL_imm_r32( 16, REG_ECX );
nkeynes@991
  1415
    SHRL_imm_r32( 16, REG_EAX );
nkeynes@991
  1416
    ORL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
  1417
    store_reg( REG_ECX, Rn );
nkeynes@417
  1418
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1419
:}
nkeynes@361
  1420
TAS.B @Rn {:  
nkeynes@671
  1421
    COUNT_INST(I_TASB);
nkeynes@991
  1422
    load_reg( REG_EAX, Rn );
nkeynes@991
  1423
    MOVL_r32_rspdisp( REG_EAX, 0 );
nkeynes@991
  1424
    MEM_READ_BYTE_FOR_WRITE( REG_EAX, REG_EDX );
nkeynes@991
  1425
    TESTB_r8_r8( REG_DL, REG_DL );
nkeynes@361
  1426
    SETE_t();
nkeynes@991
  1427
    ORB_imms_r8( 0x80, REG_DL );
nkeynes@991
  1428
    MOVL_rspdisp_r32( 0, REG_EAX );
nkeynes@991
  1429
    MEM_WRITE_BYTE( REG_EAX, REG_EDX );
nkeynes@417
  1430
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1431
:}
nkeynes@361
  1432
TST Rm, Rn {:  
nkeynes@671
  1433
    COUNT_INST(I_TST);
nkeynes@991
  1434
    load_reg( REG_EAX, Rm );
nkeynes@991
  1435
    load_reg( REG_ECX, Rn );
nkeynes@991
  1436
    TESTL_r32_r32( REG_EAX, REG_ECX );
nkeynes@361
  1437
    SETE_t();
nkeynes@417
  1438
    sh4_x86.tstate = TSTATE_E;
nkeynes@361
  1439
:}
nkeynes@368
  1440
TST #imm, R0 {:  
nkeynes@671
  1441
    COUNT_INST(I_TSTI);
nkeynes@991
  1442
    load_reg( REG_EAX, 0 );
nkeynes@991
  1443
    TESTL_imms_r32( imm, REG_EAX );
nkeynes@368
  1444
    SETE_t();
nkeynes@417
  1445
    sh4_x86.tstate = TSTATE_E;
nkeynes@368
  1446
:}
nkeynes@368
  1447
TST.B #imm, @(R0, GBR) {:  
nkeynes@671
  1448
    COUNT_INST(I_TSTB);
nkeynes@991
  1449
    load_reg( REG_EAX, 0);
nkeynes@991
  1450
    ADDL_rbpdisp_r32( R_GBR, REG_EAX );
nkeynes@991
  1451
    MEM_READ_BYTE( REG_EAX, REG_EAX );
nkeynes@991
  1452
    TESTB_imms_r8( imm, REG_AL );
nkeynes@368
  1453
    SETE_t();
nkeynes@417
  1454
    sh4_x86.tstate = TSTATE_E;
nkeynes@368
  1455
:}
nkeynes@359
  1456
XOR Rm, Rn {:  
nkeynes@671
  1457
    COUNT_INST(I_XOR);
nkeynes@991
  1458
    load_reg( REG_EAX, Rm );
nkeynes@991
  1459
    load_reg( REG_ECX, Rn );
nkeynes@991
  1460
    XORL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
  1461
    store_reg( REG_ECX, Rn );
nkeynes@417
  1462
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1463
:}
nkeynes@359
  1464
XOR #imm, R0 {:  
nkeynes@671
  1465
    COUNT_INST(I_XORI);
nkeynes@991
  1466
    load_reg( REG_EAX, 0 );
nkeynes@991
  1467
    XORL_imms_r32( imm, REG_EAX );
nkeynes@991
  1468
    store_reg( REG_EAX, 0 );
nkeynes@417
  1469
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1470
:}
nkeynes@359
  1471
XOR.B #imm, @(R0, GBR) {:  
nkeynes@671
  1472
    COUNT_INST(I_XORB);
nkeynes@991
  1473
    load_reg( REG_EAX, 0 );
nkeynes@991
  1474
    ADDL_rbpdisp_r32( R_GBR, REG_EAX ); 
nkeynes@991
  1475
    MOVL_r32_rspdisp( REG_EAX, 0 );
nkeynes@991
  1476
    MEM_READ_BYTE_FOR_WRITE(REG_EAX, REG_EDX);
nkeynes@991
  1477
    MOVL_rspdisp_r32( 0, REG_EAX );
nkeynes@991
  1478
    XORL_imms_r32( imm, REG_EDX );
nkeynes@991
  1479
    MEM_WRITE_BYTE( REG_EAX, REG_EDX );
nkeynes@417
  1480
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1481
:}
nkeynes@361
  1482
XTRCT Rm, Rn {:
nkeynes@671
  1483
    COUNT_INST(I_XTRCT);
nkeynes@991
  1484
    load_reg( REG_EAX, Rm );
nkeynes@991
  1485
    load_reg( REG_ECX, Rn );
nkeynes@991
  1486
    SHLL_imm_r32( 16, REG_EAX );
nkeynes@991
  1487
    SHRL_imm_r32( 16, REG_ECX );
nkeynes@991
  1488
    ORL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
  1489
    store_reg( REG_ECX, Rn );
nkeynes@417
  1490
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1491
:}
nkeynes@359
  1492
nkeynes@359
  1493
/* Data move instructions */
nkeynes@359
  1494
MOV Rm, Rn {:  
nkeynes@671
  1495
    COUNT_INST(I_MOV);
nkeynes@991
  1496
    load_reg( REG_EAX, Rm );
nkeynes@991
  1497
    store_reg( REG_EAX, Rn );
nkeynes@359
  1498
:}
nkeynes@359
  1499
MOV #imm, Rn {:  
nkeynes@671
  1500
    COUNT_INST(I_MOVI);
nkeynes@995
  1501
    MOVL_imm32_r32( imm, REG_EAX );
nkeynes@991
  1502
    store_reg( REG_EAX, Rn );
nkeynes@359
  1503
:}
nkeynes@359
  1504
MOV.B Rm, @Rn {:  
nkeynes@671
  1505
    COUNT_INST(I_MOVB);
nkeynes@991
  1506
    load_reg( REG_EAX, Rn );
nkeynes@991
  1507
    load_reg( REG_EDX, Rm );
nkeynes@991
  1508
    MEM_WRITE_BYTE( REG_EAX, REG_EDX );
nkeynes@417
  1509
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1510
:}
nkeynes@359
  1511
MOV.B Rm, @-Rn {:  
nkeynes@671
  1512
    COUNT_INST(I_MOVB);
nkeynes@991
  1513
    load_reg( REG_EAX, Rn );
nkeynes@991
  1514
    LEAL_r32disp_r32( REG_EAX, -1, REG_EAX );
nkeynes@991
  1515
    load_reg( REG_EDX, Rm );
nkeynes@991
  1516
    MEM_WRITE_BYTE( REG_EAX, REG_EDX );
nkeynes@991
  1517
    ADDL_imms_rbpdisp( -1, REG_OFFSET(r[Rn]) );
nkeynes@417
  1518
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1519
:}
nkeynes@359
  1520
MOV.B Rm, @(R0, Rn) {:  
nkeynes@671
  1521
    COUNT_INST(I_MOVB);
nkeynes@991
  1522
    load_reg( REG_EAX, 0 );
nkeynes@991
  1523
    ADDL_rbpdisp_r32( REG_OFFSET(r[Rn]), REG_EAX );
nkeynes@991
  1524
    load_reg( REG_EDX, Rm );
nkeynes@991
  1525
    MEM_WRITE_BYTE( REG_EAX, REG_EDX );
nkeynes@417
  1526
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1527
:}
nkeynes@359
  1528
MOV.B R0, @(disp, GBR) {:  
nkeynes@671
  1529
    COUNT_INST(I_MOVB);
nkeynes@995
  1530
    MOVL_rbpdisp_r32( R_GBR, REG_EAX );
nkeynes@991
  1531
    ADDL_imms_r32( disp, REG_EAX );
nkeynes@991
  1532
    load_reg( REG_EDX, 0 );
nkeynes@991
  1533
    MEM_WRITE_BYTE( REG_EAX, REG_EDX );
nkeynes@417
  1534
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1535
:}
nkeynes@359
  1536
MOV.B R0, @(disp, Rn) {:  
nkeynes@671
  1537
    COUNT_INST(I_MOVB);
nkeynes@991
  1538
    load_reg( REG_EAX, Rn );
nkeynes@991
  1539
    ADDL_imms_r32( disp, REG_EAX );
nkeynes@991
  1540
    load_reg( REG_EDX, 0 );
nkeynes@991
  1541
    MEM_WRITE_BYTE( REG_EAX, REG_EDX );
nkeynes@417
  1542
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1543
:}
nkeynes@359
  1544
MOV.B @Rm, Rn {:  
nkeynes@671
  1545
    COUNT_INST(I_MOVB);
nkeynes@991
  1546
    load_reg( REG_EAX, Rm );
nkeynes@991
  1547
    MEM_READ_BYTE( REG_EAX, REG_EAX );
nkeynes@991
  1548
    store_reg( REG_EAX, Rn );
nkeynes@417
  1549
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1550
:}
nkeynes@359
  1551
MOV.B @Rm+, Rn {:  
nkeynes@671
  1552
    COUNT_INST(I_MOVB);
nkeynes@991
  1553
    load_reg( REG_EAX, Rm );
nkeynes@991
  1554
    MEM_READ_BYTE( REG_EAX, REG_EAX );
nkeynes@939
  1555
    if( Rm != Rn ) {
nkeynes@991
  1556
    	ADDL_imms_rbpdisp( 1, REG_OFFSET(r[Rm]) );
nkeynes@939
  1557
    }
nkeynes@991
  1558
    store_reg( REG_EAX, Rn );
nkeynes@417
  1559
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1560
:}
nkeynes@359
  1561
MOV.B @(R0, Rm), Rn {:  
nkeynes@671
  1562
    COUNT_INST(I_MOVB);
nkeynes@991
  1563
    load_reg( REG_EAX, 0 );
nkeynes@991
  1564
    ADDL_rbpdisp_r32( REG_OFFSET(r[Rm]), REG_EAX );
nkeynes@991
  1565
    MEM_READ_BYTE( REG_EAX, REG_EAX );
nkeynes@991
  1566
    store_reg( REG_EAX, Rn );
nkeynes@417
  1567
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1568
:}
nkeynes@359
  1569
MOV.B @(disp, GBR), R0 {:  
nkeynes@671
  1570
    COUNT_INST(I_MOVB);
nkeynes@995
  1571
    MOVL_rbpdisp_r32( R_GBR, REG_EAX );
nkeynes@991
  1572
    ADDL_imms_r32( disp, REG_EAX );
nkeynes@991
  1573
    MEM_READ_BYTE( REG_EAX, REG_EAX );
nkeynes@991
  1574
    store_reg( REG_EAX, 0 );
nkeynes@417
  1575
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1576
:}
nkeynes@359
  1577
MOV.B @(disp, Rm), R0 {:  
nkeynes@671
  1578
    COUNT_INST(I_MOVB);
nkeynes@991
  1579
    load_reg( REG_EAX, Rm );
nkeynes@991
  1580
    ADDL_imms_r32( disp, REG_EAX );
nkeynes@991
  1581
    MEM_READ_BYTE( REG_EAX, REG_EAX );
nkeynes@991
  1582
    store_reg( REG_EAX, 0 );
nkeynes@417
  1583
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1584
:}
nkeynes@374
  1585
MOV.L Rm, @Rn {:
nkeynes@671
  1586
    COUNT_INST(I_MOVL);
nkeynes@991
  1587
    load_reg( REG_EAX, Rn );
nkeynes@991
  1588
    check_walign32(REG_EAX);
nkeynes@991
  1589
    MOVL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
  1590
    ANDL_imms_r32( 0xFC000000, REG_ECX );
nkeynes@991
  1591
    CMPL_imms_r32( 0xE0000000, REG_ECX );
nkeynes@991
  1592
    JNE_label( notsq );
nkeynes@991
  1593
    ANDL_imms_r32( 0x3C, REG_EAX );
nkeynes@991
  1594
    load_reg( REG_EDX, Rm );
nkeynes@991
  1595
    MOVL_r32_sib( REG_EDX, 0, REG_EBP, REG_EAX, REG_OFFSET(store_queue) );
nkeynes@991
  1596
    JMP_label(end);
nkeynes@930
  1597
    JMP_TARGET(notsq);
nkeynes@991
  1598
    load_reg( REG_EDX, Rm );
nkeynes@991
  1599
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@930
  1600
    JMP_TARGET(end);
nkeynes@417
  1601
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1602
:}
nkeynes@361
  1603
MOV.L Rm, @-Rn {:  
nkeynes@671
  1604
    COUNT_INST(I_MOVL);
nkeynes@991
  1605
    load_reg( REG_EAX, Rn );
nkeynes@991
  1606
    ADDL_imms_r32( -4, REG_EAX );
nkeynes@991
  1607
    check_walign32( REG_EAX );
nkeynes@991
  1608
    load_reg( REG_EDX, Rm );
nkeynes@991
  1609
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  1610
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  1611
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1612
:}
nkeynes@361
  1613
MOV.L Rm, @(R0, Rn) {:  
nkeynes@671
  1614
    COUNT_INST(I_MOVL);
nkeynes@991
  1615
    load_reg( REG_EAX, 0 );
nkeynes@991
  1616
    ADDL_rbpdisp_r32( REG_OFFSET(r[Rn]), REG_EAX );
nkeynes@991
  1617
    check_walign32( REG_EAX );
nkeynes@991
  1618
    load_reg( REG_EDX, Rm );
nkeynes@991
  1619
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@417
  1620
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1621
:}
nkeynes@361
  1622
MOV.L R0, @(disp, GBR) {:  
nkeynes@671
  1623
    COUNT_INST(I_MOVL);
nkeynes@995
  1624
    MOVL_rbpdisp_r32( R_GBR, REG_EAX );
nkeynes@991
  1625
    ADDL_imms_r32( disp, REG_EAX );
nkeynes@991
  1626
    check_walign32( REG_EAX );
nkeynes@991
  1627
    load_reg( REG_EDX, 0 );
nkeynes@991
  1628
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@417
  1629
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1630
:}
nkeynes@361
  1631
MOV.L Rm, @(disp, Rn) {:  
nkeynes@671
  1632
    COUNT_INST(I_MOVL);
nkeynes@991
  1633
    load_reg( REG_EAX, Rn );
nkeynes@991
  1634
    ADDL_imms_r32( disp, REG_EAX );
nkeynes@991
  1635
    check_walign32( REG_EAX );
nkeynes@991
  1636
    MOVL_r32_r32( REG_EAX, REG_ECX );
nkeynes@991
  1637
    ANDL_imms_r32( 0xFC000000, REG_ECX );
nkeynes@991
  1638
    CMPL_imms_r32( 0xE0000000, REG_ECX );
nkeynes@991
  1639
    JNE_label( notsq );
nkeynes@991
  1640
    ANDL_imms_r32( 0x3C, REG_EAX );
nkeynes@991
  1641
    load_reg( REG_EDX, Rm );
nkeynes@991
  1642
    MOVL_r32_sib( REG_EDX, 0, REG_EBP, REG_EAX, REG_OFFSET(store_queue) );
nkeynes@991
  1643
    JMP_label(end);
nkeynes@930
  1644
    JMP_TARGET(notsq);
nkeynes@991
  1645
    load_reg( REG_EDX, Rm );
nkeynes@991
  1646
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@930
  1647
    JMP_TARGET(end);
nkeynes@417
  1648
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1649
:}
nkeynes@361
  1650
MOV.L @Rm, Rn {:  
nkeynes@671
  1651
    COUNT_INST(I_MOVL);
nkeynes@991
  1652
    load_reg( REG_EAX, Rm );
nkeynes@991
  1653
    check_ralign32( REG_EAX );
nkeynes@991
  1654
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  1655
    store_reg( REG_EAX, Rn );
nkeynes@417
  1656
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1657
:}
nkeynes@361
  1658
MOV.L @Rm+, Rn {:  
nkeynes@671
  1659
    COUNT_INST(I_MOVL);
nkeynes@991
  1660
    load_reg( REG_EAX, Rm );
nkeynes@991
  1661
    check_ralign32( REG_EAX );
nkeynes@991
  1662
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@939
  1663
    if( Rm != Rn ) {
nkeynes@991
  1664
    	ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@939
  1665
    }
nkeynes@991
  1666
    store_reg( REG_EAX, Rn );
nkeynes@417
  1667
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1668
:}
nkeynes@361
  1669
MOV.L @(R0, Rm), Rn {:  
nkeynes@671
  1670
    COUNT_INST(I_MOVL);
nkeynes@991
  1671
    load_reg( REG_EAX, 0 );
nkeynes@991
  1672
    ADDL_rbpdisp_r32( REG_OFFSET(r[Rm]), REG_EAX );
nkeynes@991
  1673
    check_ralign32( REG_EAX );
nkeynes@991
  1674
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  1675
    store_reg( REG_EAX, Rn );
nkeynes@417
  1676
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1677
:}
nkeynes@361
  1678
MOV.L @(disp, GBR), R0 {:
nkeynes@671
  1679
    COUNT_INST(I_MOVL);
nkeynes@995
  1680
    MOVL_rbpdisp_r32( R_GBR, REG_EAX );
nkeynes@991
  1681
    ADDL_imms_r32( disp, REG_EAX );
nkeynes@991
  1682
    check_ralign32( REG_EAX );
nkeynes@991
  1683
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  1684
    store_reg( REG_EAX, 0 );
nkeynes@417
  1685
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1686
:}
nkeynes@361
  1687
MOV.L @(disp, PC), Rn {:  
nkeynes@671
  1688
    COUNT_INST(I_MOVLPC);
nkeynes@374
  1689
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1690
	SLOTILLEGAL();
nkeynes@374
  1691
    } else {
nkeynes@388
  1692
	uint32_t target = (pc & 0xFFFFFFFC) + disp + 4;
nkeynes@1125
  1693
	if( sh4_x86.fastmem && IS_IN_ICACHE(target) ) {
nkeynes@586
  1694
	    // If the target address is in the same page as the code, it's
nkeynes@586
  1695
	    // pretty safe to just ref it directly and circumvent the whole
nkeynes@586
  1696
	    // memory subsystem. (this is a big performance win)
nkeynes@586
  1697
nkeynes@586
  1698
	    // FIXME: There's a corner-case that's not handled here when
nkeynes@586
  1699
	    // the current code-page is in the ITLB but not in the UTLB.
nkeynes@586
  1700
	    // (should generate a TLB miss although need to test SH4 
nkeynes@586
  1701
	    // behaviour to confirm) Unlikely to be anyone depending on this
nkeynes@586
  1702
	    // behaviour though.
nkeynes@586
  1703
	    sh4ptr_t ptr = GET_ICACHE_PTR(target);
nkeynes@991
  1704
	    MOVL_moffptr_eax( ptr );
nkeynes@388
  1705
	} else {
nkeynes@586
  1706
	    // Note: we use sh4r.pc for the calc as we could be running at a
nkeynes@586
  1707
	    // different virtual address than the translation was done with,
nkeynes@586
  1708
	    // but we can safely assume that the low bits are the same.
nkeynes@995
  1709
	    MOVL_imm32_r32( (pc-sh4_x86.block_start_pc) + disp + 4 - (pc&0x03), REG_EAX );
nkeynes@991
  1710
	    ADDL_rbpdisp_r32( R_PC, REG_EAX );
nkeynes@991
  1711
	    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@586
  1712
	    sh4_x86.tstate = TSTATE_NONE;
nkeynes@388
  1713
	}
nkeynes@991
  1714
	store_reg( REG_EAX, Rn );
nkeynes@374
  1715
    }
nkeynes@361
  1716
:}
nkeynes@361
  1717
MOV.L @(disp, Rm), Rn {:  
nkeynes@671
  1718
    COUNT_INST(I_MOVL);
nkeynes@991
  1719
    load_reg( REG_EAX, Rm );
nkeynes@991
  1720
    ADDL_imms_r32( disp, REG_EAX );
nkeynes@991
  1721
    check_ralign32( REG_EAX );
nkeynes@991
  1722
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  1723
    store_reg( REG_EAX, Rn );
nkeynes@417
  1724
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1725
:}
nkeynes@361
  1726
MOV.W Rm, @Rn {:  
nkeynes@671
  1727
    COUNT_INST(I_MOVW);
nkeynes@991
  1728
    load_reg( REG_EAX, Rn );
nkeynes@991
  1729
    check_walign16( REG_EAX );
nkeynes@991
  1730
    load_reg( REG_EDX, Rm );
nkeynes@991
  1731
    MEM_WRITE_WORD( REG_EAX, REG_EDX );
nkeynes@417
  1732
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1733
:}
nkeynes@361
  1734
MOV.W Rm, @-Rn {:  
nkeynes@671
  1735
    COUNT_INST(I_MOVW);
nkeynes@991
  1736
    load_reg( REG_EAX, Rn );
nkeynes@991
  1737
    check_walign16( REG_EAX );
nkeynes@991
  1738
    LEAL_r32disp_r32( REG_EAX, -2, REG_EAX );
nkeynes@991
  1739
    load_reg( REG_EDX, Rm );
nkeynes@991
  1740
    MEM_WRITE_WORD( REG_EAX, REG_EDX );
nkeynes@991
  1741
    ADDL_imms_rbpdisp( -2, REG_OFFSET(r[Rn]) );
nkeynes@417
  1742
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1743
:}
nkeynes@361
  1744
MOV.W Rm, @(R0, Rn) {:  
nkeynes@671
  1745
    COUNT_INST(I_MOVW);
nkeynes@991
  1746
    load_reg( REG_EAX, 0 );
nkeynes@991
  1747
    ADDL_rbpdisp_r32( REG_OFFSET(r[Rn]), REG_EAX );
nkeynes@991
  1748
    check_walign16( REG_EAX );
nkeynes@991
  1749
    load_reg( REG_EDX, Rm );
nkeynes@991
  1750
    MEM_WRITE_WORD( REG_EAX, REG_EDX );
nkeynes@417
  1751
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1752
:}
nkeynes@361
  1753
MOV.W R0, @(disp, GBR) {:  
nkeynes@671
  1754
    COUNT_INST(I_MOVW);
nkeynes@995
  1755
    MOVL_rbpdisp_r32( R_GBR, REG_EAX );
nkeynes@991
  1756
    ADDL_imms_r32( disp, REG_EAX );
nkeynes@991
  1757
    check_walign16( REG_EAX );
nkeynes@991
  1758
    load_reg( REG_EDX, 0 );
nkeynes@991
  1759
    MEM_WRITE_WORD( REG_EAX, REG_EDX );
nkeynes@417
  1760
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1761
:}
nkeynes@361
  1762
MOV.W R0, @(disp, Rn) {:  
nkeynes@671
  1763
    COUNT_INST(I_MOVW);
nkeynes@991
  1764
    load_reg( REG_EAX, Rn );
nkeynes@991
  1765
    ADDL_imms_r32( disp, REG_EAX );
nkeynes@991
  1766
    check_walign16( REG_EAX );
nkeynes@991
  1767
    load_reg( REG_EDX, 0 );
nkeynes@991
  1768
    MEM_WRITE_WORD( REG_EAX, REG_EDX );
nkeynes@417
  1769
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1770
:}
nkeynes@361
  1771
MOV.W @Rm, Rn {:  
nkeynes@671
  1772
    COUNT_INST(I_MOVW);
nkeynes@991
  1773
    load_reg( REG_EAX, Rm );
nkeynes@991
  1774
    check_ralign16( REG_EAX );
nkeynes@991
  1775
    MEM_READ_WORD( REG_EAX, REG_EAX );
nkeynes@991
  1776
    store_reg( REG_EAX, Rn );
nkeynes@417
  1777
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1778
:}
nkeynes@361
  1779
MOV.W @Rm+, Rn {:  
nkeynes@671
  1780
    COUNT_INST(I_MOVW);
nkeynes@991
  1781
    load_reg( REG_EAX, Rm );
nkeynes@991
  1782
    check_ralign16( REG_EAX );
nkeynes@991
  1783
    MEM_READ_WORD( REG_EAX, REG_EAX );
nkeynes@939
  1784
    if( Rm != Rn ) {
nkeynes@991
  1785
        ADDL_imms_rbpdisp( 2, REG_OFFSET(r[Rm]) );
nkeynes@939
  1786
    }
nkeynes@991
  1787
    store_reg( REG_EAX, Rn );
nkeynes@417
  1788
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1789
:}
nkeynes@361
  1790
MOV.W @(R0, Rm), Rn {:  
nkeynes@671
  1791
    COUNT_INST(I_MOVW);
nkeynes@991
  1792
    load_reg( REG_EAX, 0 );
nkeynes@991
  1793
    ADDL_rbpdisp_r32( REG_OFFSET(r[Rm]), REG_EAX );
nkeynes@991
  1794
    check_ralign16( REG_EAX );
nkeynes@991
  1795
    MEM_READ_WORD( REG_EAX, REG_EAX );
nkeynes@991
  1796
    store_reg( REG_EAX, Rn );
nkeynes@417
  1797
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1798
:}
nkeynes@361
  1799
MOV.W @(disp, GBR), R0 {:  
nkeynes@671
  1800
    COUNT_INST(I_MOVW);
nkeynes@995
  1801
    MOVL_rbpdisp_r32( R_GBR, REG_EAX );
nkeynes@991
  1802
    ADDL_imms_r32( disp, REG_EAX );
nkeynes@991
  1803
    check_ralign16( REG_EAX );
nkeynes@991
  1804
    MEM_READ_WORD( REG_EAX, REG_EAX );
nkeynes@991
  1805
    store_reg( REG_EAX, 0 );
nkeynes@417
  1806
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1807
:}
nkeynes@361
  1808
MOV.W @(disp, PC), Rn {:  
nkeynes@671
  1809
    COUNT_INST(I_MOVW);
nkeynes@374
  1810
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1811
	SLOTILLEGAL();
nkeynes@374
  1812
    } else {
nkeynes@586
  1813
	// See comments for MOV.L @(disp, PC), Rn
nkeynes@586
  1814
	uint32_t target = pc + disp + 4;
nkeynes@1125
  1815
	if( sh4_x86.fastmem && IS_IN_ICACHE(target) ) {
nkeynes@586
  1816
	    sh4ptr_t ptr = GET_ICACHE_PTR(target);
nkeynes@991
  1817
	    MOVL_moffptr_eax( ptr );
nkeynes@991
  1818
	    MOVSXL_r16_r32( REG_EAX, REG_EAX );
nkeynes@586
  1819
	} else {
nkeynes@995
  1820
	    MOVL_imm32_r32( (pc - sh4_x86.block_start_pc) + disp + 4, REG_EAX );
nkeynes@991
  1821
	    ADDL_rbpdisp_r32( R_PC, REG_EAX );
nkeynes@991
  1822
	    MEM_READ_WORD( REG_EAX, REG_EAX );
nkeynes@586
  1823
	    sh4_x86.tstate = TSTATE_NONE;
nkeynes@586
  1824
	}
nkeynes@991
  1825
	store_reg( REG_EAX, Rn );
nkeynes@374
  1826
    }
nkeynes@361
  1827
:}
nkeynes@361
  1828
MOV.W @(disp, Rm), R0 {:  
nkeynes@671
  1829
    COUNT_INST(I_MOVW);
nkeynes@991
  1830
    load_reg( REG_EAX, Rm );
nkeynes@991
  1831
    ADDL_imms_r32( disp, REG_EAX );
nkeynes@991
  1832
    check_ralign16( REG_EAX );
nkeynes@991
  1833
    MEM_READ_WORD( REG_EAX, REG_EAX );
nkeynes@991
  1834
    store_reg( REG_EAX, 0 );
nkeynes@417
  1835
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1836
:}
nkeynes@361
  1837
MOVA @(disp, PC), R0 {:  
nkeynes@671
  1838
    COUNT_INST(I_MOVA);
nkeynes@374
  1839
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1840
	SLOTILLEGAL();
nkeynes@374
  1841
    } else {
nkeynes@995
  1842
	MOVL_imm32_r32( (pc - sh4_x86.block_start_pc) + disp + 4 - (pc&0x03), REG_ECX );
nkeynes@991
  1843
	ADDL_rbpdisp_r32( R_PC, REG_ECX );
nkeynes@991
  1844
	store_reg( REG_ECX, 0 );
nkeynes@586
  1845
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
  1846
    }
nkeynes@361
  1847
:}
nkeynes@361
  1848
MOVCA.L R0, @Rn {:  
nkeynes@671
  1849
    COUNT_INST(I_MOVCA);
nkeynes@991
  1850
    load_reg( REG_EAX, Rn );
nkeynes@991
  1851
    check_walign32( REG_EAX );
nkeynes@991
  1852
    load_reg( REG_EDX, 0 );
nkeynes@991
  1853
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@417
  1854
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1855
:}
nkeynes@359
  1856
nkeynes@359
  1857
/* Control transfer instructions */
nkeynes@374
  1858
BF disp {:
nkeynes@671
  1859
    COUNT_INST(I_BF);
nkeynes@374
  1860
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1861
	SLOTILLEGAL();
nkeynes@374
  1862
    } else {
nkeynes@586
  1863
	sh4vma_t target = disp + pc + 4;
nkeynes@991
  1864
	JT_label( nottaken );
nkeynes@586
  1865
	exit_block_rel(target, pc+2 );
nkeynes@380
  1866
	JMP_TARGET(nottaken);
nkeynes@408
  1867
	return 2;
nkeynes@374
  1868
    }
nkeynes@374
  1869
:}
nkeynes@374
  1870
BF/S disp {:
nkeynes@671
  1871
    COUNT_INST(I_BFS);
nkeynes@374
  1872
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1873
	SLOTILLEGAL();
nkeynes@374
  1874
    } else {
nkeynes@590
  1875
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@601
  1876
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@995
  1877
	    MOVL_imm32_r32( pc + 4 - sh4_x86.block_start_pc, REG_EAX );
nkeynes@991
  1878
	    JT_label(nottaken);
nkeynes@991
  1879
	    ADDL_imms_r32( disp, REG_EAX );
nkeynes@601
  1880
	    JMP_TARGET(nottaken);
nkeynes@991
  1881
	    ADDL_rbpdisp_r32( R_PC, REG_EAX );
nkeynes@995
  1882
	    MOVL_r32_rbpdisp( REG_EAX, R_NEW_PC );
nkeynes@601
  1883
	    exit_block_emu(pc+2);
nkeynes@601
  1884
	    sh4_x86.branch_taken = TRUE;
nkeynes@601
  1885
	    return 2;
nkeynes@601
  1886
	} else {
nkeynes@601
  1887
	    if( sh4_x86.tstate == TSTATE_NONE ) {
nkeynes@991
  1888
		CMPL_imms_rbpdisp( 1, R_T );
nkeynes@601
  1889
		sh4_x86.tstate = TSTATE_E;
nkeynes@601
  1890
	    }
nkeynes@601
  1891
	    sh4vma_t target = disp + pc + 4;
nkeynes@991
  1892
	    JCC_cc_rel32(sh4_x86.tstate,0);
nkeynes@991
  1893
	    uint32_t *patch = ((uint32_t *)xlat_output)-1;
nkeynes@879
  1894
	    int save_tstate = sh4_x86.tstate;
nkeynes@601
  1895
	    sh4_translate_instruction(pc+2);
nkeynes@1091
  1896
            sh4_x86.in_delay_slot = DELAY_PC; /* Cleared by sh4_translate_instruction */
nkeynes@601
  1897
	    exit_block_rel( target, pc+4 );
nkeynes@601
  1898
	    
nkeynes@601
  1899
	    // not taken
nkeynes@601
  1900
	    *patch = (xlat_output - ((uint8_t *)patch)) - 4;
nkeynes@879
  1901
	    sh4_x86.tstate = save_tstate;
nkeynes@601
  1902
	    sh4_translate_instruction(pc+2);
nkeynes@601
  1903
	    return 4;
nkeynes@417
  1904
	}
nkeynes@374
  1905
    }
nkeynes@374
  1906
:}
nkeynes@374
  1907
BRA disp {:  
nkeynes@671
  1908
    COUNT_INST(I_BRA);
nkeynes@374
  1909
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1910
	SLOTILLEGAL();
nkeynes@374
  1911
    } else {
nkeynes@590
  1912
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  1913
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  1914
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@995
  1915
	    MOVL_rbpdisp_r32( R_PC, REG_EAX );
nkeynes@991
  1916
	    ADDL_imms_r32( pc + disp + 4 - sh4_x86.block_start_pc, REG_EAX );
nkeynes@995
  1917
	    MOVL_r32_rbpdisp( REG_EAX, R_NEW_PC );
nkeynes@601
  1918
	    exit_block_emu(pc+2);
nkeynes@601
  1919
	    return 2;
nkeynes@601
  1920
	} else {
nkeynes@601
  1921
	    sh4_translate_instruction( pc + 2 );
nkeynes@601
  1922
	    exit_block_rel( disp + pc + 4, pc+4 );
nkeynes@601
  1923
	    return 4;
nkeynes@601
  1924
	}
nkeynes@374
  1925
    }
nkeynes@374
  1926
:}
nkeynes@374
  1927
BRAF Rn {:  
nkeynes@671
  1928
    COUNT_INST(I_BRAF);
nkeynes@374
  1929
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1930
	SLOTILLEGAL();
nkeynes@374
  1931
    } else {
nkeynes@995
  1932
	MOVL_rbpdisp_r32( R_PC, REG_EAX );
nkeynes@991
  1933
	ADDL_imms_r32( pc + 4 - sh4_x86.block_start_pc, REG_EAX );
nkeynes@991
  1934
	ADDL_rbpdisp_r32( REG_OFFSET(r[Rn]), REG_EAX );
nkeynes@995
  1935
	MOVL_r32_rbpdisp( REG_EAX, R_NEW_PC );
nkeynes@590
  1936
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@417
  1937
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@409
  1938
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  1939
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  1940
	    exit_block_emu(pc+2);
nkeynes@601
  1941
	    return 2;
nkeynes@601
  1942
	} else {
nkeynes@601
  1943
	    sh4_translate_instruction( pc + 2 );
nkeynes@974
  1944
	    exit_block_newpcset(pc+4);
nkeynes@601
  1945
	    return 4;
nkeynes@601
  1946
	}
nkeynes@374
  1947
    }
nkeynes@374
  1948
:}
nkeynes@374
  1949
BSR disp {:  
nkeynes@671
  1950
    COUNT_INST(I_BSR);
nkeynes@374
  1951
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1952
	SLOTILLEGAL();
nkeynes@374
  1953
    } else {
nkeynes@995
  1954
	MOVL_rbpdisp_r32( R_PC, REG_EAX );
nkeynes@991
  1955
	ADDL_imms_r32( pc + 4 - sh4_x86.block_start_pc, REG_EAX );
nkeynes@995
  1956
	MOVL_r32_rbpdisp( REG_EAX, R_PR );
nkeynes@590
  1957
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  1958
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  1959
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@601
  1960
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@991
  1961
	    ADDL_imms_r32( disp, REG_EAX );
nkeynes@995
  1962
	    MOVL_r32_rbpdisp( REG_EAX, R_NEW_PC );
nkeynes@601
  1963
	    exit_block_emu(pc+2);
nkeynes@601
  1964
	    return 2;
nkeynes@601
  1965
	} else {
nkeynes@601
  1966
	    sh4_translate_instruction( pc + 2 );
nkeynes@601
  1967
	    exit_block_rel( disp + pc + 4, pc+4 );
nkeynes@601
  1968
	    return 4;
nkeynes@601
  1969
	}
nkeynes@374
  1970
    }
nkeynes@374
  1971
:}
nkeynes@374
  1972
BSRF Rn {:  
nkeynes@671
  1973
    COUNT_INST(I_BSRF);
nkeynes@374
  1974
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1975
	SLOTILLEGAL();
nkeynes@374
  1976
    } else {
nkeynes@995
  1977
	MOVL_rbpdisp_r32( R_PC, REG_EAX );
nkeynes@991
  1978
	ADDL_imms_r32( pc + 4 - sh4_x86.block_start_pc, REG_EAX );
nkeynes@995
  1979
	MOVL_r32_rbpdisp( REG_EAX, R_PR );
nkeynes@991
  1980
	ADDL_rbpdisp_r32( REG_OFFSET(r[Rn]), REG_EAX );
nkeynes@995
  1981
	MOVL_r32_rbpdisp( REG_EAX, R_NEW_PC );
nkeynes@590
  1982
nkeynes@601
  1983
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@417
  1984
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@409
  1985
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  1986
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  1987
	    exit_block_emu(pc+2);
nkeynes@601
  1988
	    return 2;
nkeynes@601
  1989
	} else {
nkeynes@601
  1990
	    sh4_translate_instruction( pc + 2 );
nkeynes@974
  1991
	    exit_block_newpcset(pc+4);
nkeynes@601
  1992
	    return 4;
nkeynes@601
  1993
	}
nkeynes@374
  1994
    }
nkeynes@374
  1995
:}
nkeynes@374
  1996
BT disp {:
nkeynes@671
  1997
    COUNT_INST(I_BT);
nkeynes@374
  1998
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1999
	SLOTILLEGAL();
nkeynes@374
  2000
    } else {
nkeynes@586
  2001
	sh4vma_t target = disp + pc + 4;
nkeynes@991
  2002
	JF_label( nottaken );
nkeynes@586
  2003
	exit_block_rel(target, pc+2 );
nkeynes@380
  2004
	JMP_TARGET(nottaken);
nkeynes@408
  2005
	return 2;
nkeynes@374
  2006
    }
nkeynes@374
  2007
:}
nkeynes@374
  2008
BT/S disp {:
nkeynes@671
  2009
    COUNT_INST(I_BTS);
nkeynes@374
  2010
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2011
	SLOTILLEGAL();
nkeynes@374
  2012
    } else {
nkeynes@590
  2013
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@601
  2014
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@995
  2015
	    MOVL_imm32_r32( pc + 4 - sh4_x86.block_start_pc, REG_EAX );
nkeynes@991
  2016
	    JF_label(nottaken);
nkeynes@991
  2017
	    ADDL_imms_r32( disp, REG_EAX );
nkeynes@601
  2018
	    JMP_TARGET(nottaken);
nkeynes@991
  2019
	    ADDL_rbpdisp_r32( R_PC, REG_EAX );
nkeynes@995
  2020
	    MOVL_r32_rbpdisp( REG_EAX, R_NEW_PC );
nkeynes@601
  2021
	    exit_block_emu(pc+2);
nkeynes@601
  2022
	    sh4_x86.branch_taken = TRUE;
nkeynes@601
  2023
	    return 2;
nkeynes@601
  2024
	} else {
nkeynes@601
  2025
	    if( sh4_x86.tstate == TSTATE_NONE ) {
nkeynes@991
  2026
		CMPL_imms_rbpdisp( 1, R_T );
nkeynes@601
  2027
		sh4_x86.tstate = TSTATE_E;
nkeynes@601
  2028
	    }
nkeynes@991
  2029
	    JCC_cc_rel32(sh4_x86.tstate^1,0);
nkeynes@991
  2030
	    uint32_t *patch = ((uint32_t *)xlat_output)-1;
nkeynes@991
  2031
nkeynes@879
  2032
	    int save_tstate = sh4_x86.tstate;
nkeynes@601
  2033
	    sh4_translate_instruction(pc+2);
nkeynes@1091
  2034
            sh4_x86.in_delay_slot = DELAY_PC; /* Cleared by sh4_translate_instruction */
nkeynes@601
  2035
	    exit_block_rel( disp + pc + 4, pc+4 );
nkeynes@601
  2036
	    // not taken
nkeynes@601
  2037
	    *patch = (xlat_output - ((uint8_t *)patch)) - 4;
nkeynes@879
  2038
	    sh4_x86.tstate = save_tstate;
nkeynes@601
  2039
	    sh4_translate_instruction(pc+2);
nkeynes@601
  2040
	    return 4;
nkeynes@417
  2041
	}
nkeynes@374
  2042
    }
nkeynes@374
  2043
:}
nkeynes@374
  2044
JMP @Rn {:  
nkeynes@671
  2045
    COUNT_INST(I_JMP);
nkeynes@374
  2046
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2047
	SLOTILLEGAL();
nkeynes@374
  2048
    } else {
nkeynes@991
  2049
	load_reg( REG_ECX, Rn );
nkeynes@995
  2050
	MOVL_r32_rbpdisp( REG_ECX, R_NEW_PC );
nkeynes@590
  2051
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  2052
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  2053
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  2054
	    exit_block_emu(pc+2);
nkeynes@601
  2055
	    return 2;
nkeynes@601
  2056
	} else {
nkeynes@601
  2057
	    sh4_translate_instruction(pc+2);
nkeynes@974
  2058
	    exit_block_newpcset(pc+4);
nkeynes@601
  2059
	    return 4;
nkeynes@601
  2060
	}
nkeynes@374
  2061
    }
nkeynes@374
  2062
:}
nkeynes@374
  2063
JSR @Rn {:  
nkeynes@671
  2064
    COUNT_INST(I_JSR);
nkeynes@374
  2065
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2066
	SLOTILLEGAL();
nkeynes@374
  2067
    } else {
nkeynes@995
  2068
	MOVL_rbpdisp_r32( R_PC, REG_EAX );
nkeynes@991
  2069
	ADDL_imms_r32( pc + 4 - sh4_x86.block_start_pc, REG_EAX );
nkeynes@995
  2070
	MOVL_r32_rbpdisp( REG_EAX, R_PR );
nkeynes@991
  2071
	load_reg( REG_ECX, Rn );
nkeynes@995
  2072
	MOVL_r32_rbpdisp( REG_ECX, R_NEW_PC );
nkeynes@601
  2073
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  2074
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  2075
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@601
  2076
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  2077
	    exit_block_emu(pc+2);
nkeynes@601
  2078
	    return 2;
nkeynes@601
  2079
	} else {
nkeynes@601
  2080
	    sh4_translate_instruction(pc+2);
nkeynes@974
  2081
	    exit_block_newpcset(pc+4);
nkeynes@601
  2082
	    return 4;
nkeynes@601
  2083
	}
nkeynes@374
  2084
    }
nkeynes@374
  2085
:}
nkeynes@374
  2086
RTE {:  
nkeynes@671
  2087
    COUNT_INST(I_RTE);
nkeynes@374
  2088
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2089
	SLOTILLEGAL();
nkeynes@374
  2090
    } else {
nkeynes@408
  2091
	check_priv();
nkeynes@995
  2092
	MOVL_rbpdisp_r32( R_SPC, REG_ECX );
nkeynes@995
  2093
	MOVL_r32_rbpdisp( REG_ECX, R_NEW_PC );
nkeynes@995
  2094
	MOVL_rbpdisp_r32( R_SSR, REG_EAX );
nkeynes@995
  2095
	CALL1_ptr_r32( sh4_write_sr, REG_EAX );
nkeynes@590
  2096
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@377
  2097
	sh4_x86.fpuen_checked = FALSE;
nkeynes@417
  2098
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@409
  2099
	sh4_x86.branch_taken = TRUE;
nkeynes@1112
  2100
    sh4_x86.sh4_mode = SH4_MODE_UNKNOWN;
nkeynes@601
  2101
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  2102
	    exit_block_emu(pc+2);
nkeynes@601
  2103
	    return 2;
nkeynes@601
  2104
	} else {
nkeynes@601
  2105
	    sh4_translate_instruction(pc+2);
nkeynes@974
  2106
	    exit_block_newpcset(pc+4);
nkeynes@601
  2107
	    return 4;
nkeynes@601
  2108
	}
nkeynes@374
  2109
    }
nkeynes@374
  2110
:}
nkeynes@374
  2111
RTS {:  
nkeynes@671
  2112
    COUNT_INST(I_RTS);
nkeynes@374
  2113
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2114
	SLOTILLEGAL();
nkeynes@374
  2115
    } else {
nkeynes@995
  2116
	MOVL_rbpdisp_r32( R_PR, REG_ECX );
nkeynes@995
  2117
	MOVL_r32_rbpdisp( REG_ECX, R_NEW_PC );
nkeynes@590
  2118
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  2119
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  2120
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  2121
	    exit_block_emu(pc+2);
nkeynes@601
  2122
	    return 2;
nkeynes@601
  2123
	} else {
nkeynes@601
  2124
	    sh4_translate_instruction(pc+2);
nkeynes@974
  2125
	    exit_block_newpcset(pc+4);
nkeynes@601
  2126
	    return 4;
nkeynes@601
  2127
	}
nkeynes@374
  2128
    }
nkeynes@374
  2129
:}
nkeynes@374
  2130
TRAPA #imm {:  
nkeynes@671
  2131
    COUNT_INST(I_TRAPA);
nkeynes@374
  2132
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2133
	SLOTILLEGAL();
nkeynes@374
  2134
    } else {
nkeynes@995
  2135
	MOVL_imm32_r32( pc+2 - sh4_x86.block_start_pc, REG_ECX );   // 5
nkeynes@991
  2136
	ADDL_r32_rbpdisp( REG_ECX, R_PC );
nkeynes@995
  2137
	MOVL_imm32_r32( imm, REG_EAX );
nkeynes@995
  2138
	CALL1_ptr_r32( sh4_raise_trap, REG_EAX );
nkeynes@417
  2139
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@974
  2140
	exit_block_pcset(pc+2);
nkeynes@409
  2141
	sh4_x86.branch_taken = TRUE;
nkeynes@408
  2142
	return 2;
nkeynes@374
  2143
    }
nkeynes@374
  2144
:}
nkeynes@374
  2145
UNDEF {:  
nkeynes@671
  2146
    COUNT_INST(I_UNDEF);
nkeynes@374
  2147
    if( sh4_x86.in_delay_slot ) {
nkeynes@956
  2148
	exit_block_exc(EXC_SLOT_ILLEGAL, pc-2);    
nkeynes@374
  2149
    } else {
nkeynes@956
  2150
	exit_block_exc(EXC_ILLEGAL, pc);    
nkeynes@408
  2151
	return 2;
nkeynes@374
  2152
    }
nkeynes@368
  2153
:}
nkeynes@374
  2154
nkeynes@374
  2155
CLRMAC {:  
nkeynes@671
  2156
    COUNT_INST(I_CLRMAC);
nkeynes@991
  2157
    XORL_r32_r32(REG_EAX, REG_EAX);
nkeynes@995
  2158
    MOVL_r32_rbpdisp( REG_EAX, R_MACL );
nkeynes@995
  2159
    MOVL_r32_rbpdisp( REG_EAX, R_MACH );
nkeynes@417
  2160
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@368
  2161
:}
nkeynes@374
  2162
CLRS {:
nkeynes@671
  2163
    COUNT_INST(I_CLRS);
nkeynes@374
  2164
    CLC();
nkeynes@991
  2165
    SETCCB_cc_rbpdisp(X86_COND_C, R_S);
nkeynes@872
  2166
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@368
  2167
:}
nkeynes@374
  2168
CLRT {:  
nkeynes@671
  2169
    COUNT_INST(I_CLRT);
nkeynes@374
  2170
    CLC();
nkeynes@374
  2171
    SETC_t();
nkeynes@417
  2172
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
  2173
:}
nkeynes@374
  2174
SETS {:  
nkeynes@671
  2175
    COUNT_INST(I_SETS);
nkeynes@374
  2176
    STC();
nkeynes@991
  2177
    SETCCB_cc_rbpdisp(X86_COND_C, R_S);
nkeynes@872
  2178
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2179
:}
nkeynes@374
  2180
SETT {:  
nkeynes@671
  2181
    COUNT_INST(I_SETT);
nkeynes@374
  2182
    STC();
nkeynes@374
  2183
    SETC_t();
nkeynes@417
  2184
    sh4_x86.tstate = TSTATE_C;
nkeynes@374
  2185
:}
nkeynes@359
  2186
nkeynes@375
  2187
/* Floating point moves */
nkeynes@375
  2188
FMOV FRm, FRn {:  
nkeynes@671
  2189
    COUNT_INST(I_FMOV1);
nkeynes@377
  2190
    check_fpuen();
nkeynes@901
  2191
    if( sh4_x86.double_size ) {
nkeynes@991
  2192
        load_dr0( REG_EAX, FRm );
nkeynes@991
  2193
        load_dr1( REG_ECX, FRm );
nkeynes@991
  2194
        store_dr0( REG_EAX, FRn );
nkeynes@991
  2195
        store_dr1( REG_ECX, FRn );
nkeynes@901
  2196
    } else {
nkeynes@991
  2197
        load_fr( REG_EAX, FRm ); // SZ=0 branch
nkeynes@991
  2198
        store_fr( REG_EAX, FRn );
nkeynes@901
  2199
    }
nkeynes@375
  2200
:}
nkeynes@416
  2201
FMOV FRm, @Rn {: 
nkeynes@671
  2202
    COUNT_INST(I_FMOV2);
nkeynes@586
  2203
    check_fpuen();
nkeynes@991
  2204
    load_reg( REG_EAX, Rn );
nkeynes@901
  2205
    if( sh4_x86.double_size ) {
nkeynes@991
  2206
        check_walign64( REG_EAX );
nkeynes@991
  2207
        load_dr0( REG_EDX, FRm );
nkeynes@991
  2208
        MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  2209
        load_reg( REG_EAX, Rn );
nkeynes@991
  2210
        LEAL_r32disp_r32( REG_EAX, 4, REG_EAX );
nkeynes@991
  2211
        load_dr1( REG_EDX, FRm );
nkeynes@991
  2212
        MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@901
  2213
    } else {
nkeynes@991
  2214
        check_walign32( REG_EAX );
nkeynes@991
  2215
        load_fr( REG_EDX, FRm );
nkeynes@991
  2216
        MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@901
  2217
    }
nkeynes@417
  2218
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@375
  2219
:}
nkeynes@375
  2220
FMOV @Rm, FRn {:  
nkeynes@671
  2221
    COUNT_INST(I_FMOV5);
nkeynes@586
  2222
    check_fpuen();
nkeynes@991
  2223
    load_reg( REG_EAX, Rm );
nkeynes@901
  2224
    if( sh4_x86.double_size ) {
nkeynes@991
  2225
        check_ralign64( REG_EAX );
nkeynes@991
  2226
        MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2227
        store_dr0( REG_EAX, FRn );
nkeynes@991
  2228
        load_reg( REG_EAX, Rm );
nkeynes@991
  2229
        LEAL_r32disp_r32( REG_EAX, 4, REG_EAX );
nkeynes@991
  2230
        MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2231
        store_dr1( REG_EAX, FRn );
nkeynes@901
  2232
    } else {
nkeynes@991
  2233
        check_ralign32( REG_EAX );
nkeynes@991
  2234
        MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2235
        store_fr( REG_EAX, FRn );
nkeynes@901
  2236
    }
nkeynes@417
  2237
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@375
  2238
:}
nkeynes@377
  2239
FMOV FRm, @-Rn {:  
nkeynes@671
  2240
    COUNT_INST(I_FMOV3);
nkeynes@586
  2241
    check_fpuen();
nkeynes@991
  2242
    load_reg( REG_EAX, Rn );
nkeynes@901
  2243
    if( sh4_x86.double_size ) {
nkeynes@991
  2244
        check_walign64( REG_EAX );
nkeynes@991
  2245
        LEAL_r32disp_r32( REG_EAX, -8, REG_EAX );
nkeynes@991
  2246
        load_dr0( REG_EDX, FRm );
nkeynes@991
  2247
        MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  2248
        load_reg( REG_EAX, Rn );
nkeynes@991
  2249
        LEAL_r32disp_r32( REG_EAX, -4, REG_EAX );
nkeynes@991
  2250
        load_dr1( REG_EDX, FRm );
nkeynes@991
  2251
        MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  2252
        ADDL_imms_rbpdisp(-8,REG_OFFSET(r[Rn]));
nkeynes@901
  2253
    } else {
nkeynes@991
  2254
        check_walign32( REG_EAX );
nkeynes@991
  2255
        LEAL_r32disp_r32( REG_EAX, -4, REG_EAX );
nkeynes@991
  2256
        load_fr( REG_EDX, FRm );
nkeynes@991
  2257
        MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  2258
        ADDL_imms_rbpdisp(-4,REG_OFFSET(r[Rn]));
nkeynes@901
  2259
    }
nkeynes@417
  2260
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  2261
:}
nkeynes@416
  2262
FMOV @Rm+, FRn {:
nkeynes@671
  2263
    COUNT_INST(I_FMOV6);
nkeynes@586
  2264
    check_fpuen();
nkeynes@991
  2265
    load_reg( REG_EAX, Rm );
nkeynes@901
  2266
    if( sh4_x86.double_size ) {
nkeynes@991
  2267
        check_ralign64( REG_EAX );
nkeynes@991
  2268
        MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2269
        store_dr0( REG_EAX, FRn );
nkeynes@991
  2270
        load_reg( REG_EAX, Rm );
nkeynes@991
  2271
        LEAL_r32disp_r32( REG_EAX, 4, REG_EAX );
nkeynes@991
  2272
        MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2273
        store_dr1( REG_EAX, FRn );
nkeynes@991
  2274
        ADDL_imms_rbpdisp( 8, REG_OFFSET(r[Rm]) );
nkeynes@901
  2275
    } else {
nkeynes@991
  2276
        check_ralign32( REG_EAX );
nkeynes@991
  2277
        MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2278
        store_fr( REG_EAX, FRn );
nkeynes@991
  2279
        ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@901
  2280
    }
nkeynes@417
  2281
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  2282
:}
nkeynes@377
  2283
FMOV FRm, @(R0, Rn) {:  
nkeynes@671
  2284
    COUNT_INST(I_FMOV4);
nkeynes@586
  2285
    check_fpuen();
nkeynes@991
  2286
    load_reg( REG_EAX, Rn );
nkeynes@991
  2287
    ADDL_rbpdisp_r32( REG_OFFSET(r[0]), REG_EAX );
nkeynes@901
  2288
    if( sh4_x86.double_size ) {
nkeynes@991
  2289
        check_walign64( REG_EAX );
nkeynes@991
  2290
        load_dr0( REG_EDX, FRm );
nkeynes@991
  2291
        MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  2292
        load_reg( REG_EAX, Rn );
nkeynes@991
  2293
        ADDL_rbpdisp_r32( REG_OFFSET(r[0]), REG_EAX );
nkeynes@991
  2294
        LEAL_r32disp_r32( REG_EAX, 4, REG_EAX );
nkeynes@991
  2295
        load_dr1( REG_EDX, FRm );
nkeynes@991
  2296
        MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@901
  2297
    } else {
nkeynes@991
  2298
        check_walign32( REG_EAX );
nkeynes@991
  2299
        load_fr( REG_EDX, FRm );
nkeynes@991
  2300
        MEM_WRITE_LONG( REG_EAX, REG_EDX ); // 12
nkeynes@901
  2301
    }
nkeynes@417
  2302
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  2303
:}
nkeynes@377
  2304
FMOV @(R0, Rm), FRn {:  
nkeynes@671
  2305
    COUNT_INST(I_FMOV7);
nkeynes@586
  2306
    check_fpuen();
nkeynes@991
  2307
    load_reg( REG_EAX, Rm );
nkeynes@991
  2308
    ADDL_rbpdisp_r32( REG_OFFSET(r[0]), REG_EAX );
nkeynes@901
  2309
    if( sh4_x86.double_size ) {
nkeynes@991
  2310
        check_ralign64( REG_EAX );
nkeynes@991
  2311
        MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2312
        store_dr0( REG_EAX, FRn );
nkeynes@991
  2313
        load_reg( REG_EAX, Rm );
nkeynes@991
  2314
        ADDL_rbpdisp_r32( REG_OFFSET(r[0]), REG_EAX );
nkeynes@991
  2315
        LEAL_r32disp_r32( REG_EAX, 4, REG_EAX );
nkeynes@991
  2316
        MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2317
        store_dr1( REG_EAX, FRn );
nkeynes@901
  2318
    } else {
nkeynes@991
  2319
        check_ralign32( REG_EAX );
nkeynes@991
  2320
        MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2321
        store_fr( REG_EAX, FRn );
nkeynes@901
  2322
    }
nkeynes@417
  2323
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  2324
:}
nkeynes@377
  2325
FLDI0 FRn {:  /* IFF PR=0 */
nkeynes@671
  2326
    COUNT_INST(I_FLDI0);
nkeynes@377
  2327
    check_fpuen();
nkeynes@901
  2328
    if( sh4_x86.double_prec == 0 ) {
nkeynes@991
  2329
        XORL_r32_r32( REG_EAX, REG_EAX );
nkeynes@991
  2330
        store_fr( REG_EAX, FRn );
nkeynes@901
  2331
    }
nkeynes@417
  2332
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  2333
:}
nkeynes@377
  2334
FLDI1 FRn {:  /* IFF PR=0 */
nkeynes@671
  2335
    COUNT_INST(I_FLDI1);
nkeynes@377
  2336
    check_fpuen();
nkeynes@901
  2337
    if( sh4_x86.double_prec == 0 ) {
nkeynes@995
  2338
        MOVL_imm32_r32( 0x3F800000, REG_EAX );
nkeynes@991
  2339
        store_fr( REG_EAX, FRn );
nkeynes@901
  2340
    }
nkeynes@377
  2341
:}
nkeynes@377
  2342
nkeynes@377
  2343
FLOAT FPUL, FRn {:  
nkeynes@671
  2344
    COUNT_INST(I_FLOAT);
nkeynes@377
  2345
    check_fpuen();
nkeynes@991
  2346
    FILD_rbpdisp(R_FPUL);
nkeynes@901
  2347
    if( sh4_x86.double_prec ) {
nkeynes@901
  2348
        pop_dr( FRn );
nkeynes@901
  2349
    } else {
nkeynes@901
  2350
        pop_fr( FRn );
nkeynes@901
  2351
    }
nkeynes@377
  2352
:}
nkeynes@377
  2353
FTRC FRm, FPUL {:  
nkeynes@671
  2354
    COUNT_INST(I_FTRC);
nkeynes@377
  2355
    check_fpuen();
nkeynes@901
  2356
    if( sh4_x86.double_prec ) {
nkeynes@901
  2357
        push_dr( FRm );
nkeynes@901
  2358
    } else {
nkeynes@901
  2359
        push_fr( FRm );
nkeynes@901
  2360
    }
nkeynes@995
  2361
    MOVP_immptr_rptr( &max_int, REG_ECX );
nkeynes@991
  2362
    FILD_r32disp( REG_ECX, 0 );
nkeynes@388
  2363
    FCOMIP_st(1);
nkeynes@991
  2364
    JNA_label( sat );
nkeynes@995
  2365
    MOVP_immptr_rptr( &min_int, REG_ECX );
nkeynes@995
  2366
    FILD_r32disp( REG_ECX, 0 );
nkeynes@995
  2367
    FCOMIP_st(1);              
nkeynes@995
  2368
    JAE_label( sat2 );            
nkeynes@995
  2369
    MOVP_immptr_rptr( &save_fcw, REG_EAX );
nkeynes@991
  2370
    FNSTCW_r32disp( REG_EAX, 0 );
nkeynes@995
  2371
    MOVP_immptr_rptr( &trunc_fcw, REG_EDX );
nkeynes@991
  2372
    FLDCW_r32disp( REG_EDX, 0 );
nkeynes@995
  2373
    FISTP_rbpdisp(R_FPUL);             
nkeynes@991
  2374
    FLDCW_r32disp( REG_EAX, 0 );
nkeynes@995
  2375
    JMP_label(end);             
nkeynes@388
  2376
nkeynes@388
  2377
    JMP_TARGET(sat);
nkeynes@388
  2378
    JMP_TARGET(sat2);
nkeynes@991
  2379
    MOVL_r32disp_r32( REG_ECX, 0, REG_ECX ); // 2
nkeynes@995
  2380
    MOVL_r32_rbpdisp( REG_ECX, R_FPUL );
nkeynes@388
  2381
    FPOP_st();
nkeynes@388
  2382
    JMP_TARGET(end);
nkeynes@417
  2383
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  2384
:}
nkeynes@377
  2385
FLDS FRm, FPUL {:  
nkeynes@671
  2386
    COUNT_INST(I_FLDS);
nkeynes@377
  2387
    check_fpuen();
nkeynes@991
  2388
    load_fr( REG_EAX, FRm );
nkeynes@995
  2389
    MOVL_r32_rbpdisp( REG_EAX, R_FPUL );
nkeynes@377
  2390
:}
nkeynes@377
  2391
FSTS FPUL, FRn {:  
nkeynes@671
  2392
    COUNT_INST(I_FSTS);
nkeynes@377
  2393
    check_fpuen();
nkeynes@995
  2394
    MOVL_rbpdisp_r32( R_FPUL, REG_EAX );
nkeynes@991
  2395
    store_fr( REG_EAX, FRn );
nkeynes@377
  2396
:}
nkeynes@377
  2397
FCNVDS FRm, FPUL {:  
nkeynes@671
  2398
    COUNT_INST(I_FCNVDS);
nkeynes@377
  2399
    check_fpuen();
nkeynes@901
  2400
    if( sh4_x86.double_prec ) {
nkeynes@901
  2401
        push_dr( FRm );
nkeynes@901
  2402
        pop_fpul();
nkeynes@901
  2403
    }
nkeynes@377
  2404
:}
nkeynes@377
  2405
FCNVSD FPUL, FRn {:  
nkeynes@671
  2406
    COUNT_INST(I_FCNVSD);
nkeynes@377
  2407
    check_fpuen();
nkeynes@901
  2408
    if( sh4_x86.double_prec ) {
nkeynes@901
  2409
        push_fpul();
nkeynes@901
  2410
        pop_dr( FRn );
nkeynes@901
  2411
    }
nkeynes@377
  2412
:}
nkeynes@375
  2413
nkeynes@359
  2414
/* Floating point instructions */
nkeynes@374
  2415
FABS FRn {:  
nkeynes@671
  2416
    COUNT_INST(I_FABS);
nkeynes@377
  2417
    check_fpuen();
nkeynes@901
  2418
    if( sh4_x86.double_prec ) {
nkeynes@901
  2419
        push_dr(FRn);
nkeynes@901
  2420
        FABS_st0();
nkeynes@901
  2421
        pop_dr(FRn);
nkeynes@901
  2422
    } else {
nkeynes@901
  2423
        push_fr(FRn);
nkeynes@901
  2424
        FABS_st0();
nkeynes@901
  2425
        pop_fr(FRn);
nkeynes@901
  2426
    }
nkeynes@374
  2427
:}
nkeynes@377
  2428
FADD FRm, FRn {:  
nkeynes@671
  2429
    COUNT_INST(I_FADD);
nkeynes@377
  2430
    check_fpuen();
nkeynes@901
  2431
    if( sh4_x86.double_prec ) {
nkeynes@901
  2432
        push_dr(FRm);
nkeynes@901
  2433
        push_dr(FRn);
nkeynes@901
  2434
        FADDP_st(1);
nkeynes@901
  2435
        pop_dr(FRn);
nkeynes@901
  2436
    } else {
nkeynes@901
  2437
        push_fr(FRm);
nkeynes@901
  2438
        push_fr(FRn);
nkeynes@901
  2439
        FADDP_st(1);
nkeynes@901
  2440
        pop_fr(FRn);
nkeynes@901
  2441
    }
nkeynes@375
  2442
:}
nkeynes@377
  2443
FDIV FRm, FRn {:  
nkeynes@671
  2444
    COUNT_INST(I_FDIV);
nkeynes@377
  2445
    check_fpuen();
nkeynes@901
  2446
    if( sh4_x86.double_prec ) {
nkeynes@901
  2447
        push_dr(FRn);
nkeynes@901
  2448
        push_dr(FRm);
nkeynes@901
  2449
        FDIVP_st(1);
nkeynes@901
  2450
        pop_dr(FRn);
nkeynes@901
  2451
    } else {
nkeynes@901
  2452
        push_fr(FRn);
nkeynes@901
  2453
        push_fr(FRm);
nkeynes@901
  2454
        FDIVP_st(1);
nkeynes@901
  2455
        pop_fr(FRn);
nkeynes@901
  2456
    }
nkeynes@375
  2457
:}
nkeynes@375
  2458
FMAC FR0, FRm, FRn {:  
nkeynes@671
  2459
    COUNT_INST(I_FMAC);
nkeynes@377
  2460
    check_fpuen();
nkeynes@901
  2461
    if( sh4_x86.double_prec ) {
nkeynes@901
  2462
        push_dr( 0 );
nkeynes@901
  2463
        push_dr( FRm );
nkeynes@901
  2464
        FMULP_st(1);
nkeynes@901
  2465
        push_dr( FRn );
nkeynes@901
  2466
        FADDP_st(1);
nkeynes@901
  2467
        pop_dr( FRn );
nkeynes@901
  2468
    } else {
nkeynes@901
  2469
        push_fr( 0 );
nkeynes@901
  2470
        push_fr( FRm );
nkeynes@901
  2471
        FMULP_st(1);
nkeynes@901
  2472
        push_fr( FRn );
nkeynes@901
  2473
        FADDP_st(1);
nkeynes@901
  2474
        pop_fr( FRn );
nkeynes@901
  2475
    }
nkeynes@375
  2476
:}
nkeynes@375
  2477
nkeynes@377
  2478
FMUL FRm, FRn {:  
nkeynes@671
  2479
    COUNT_INST(I_FMUL);
nkeynes@377
  2480
    check_fpuen();
nkeynes@901
  2481
    if( sh4_x86.double_prec ) {
nkeynes@901
  2482
        push_dr(FRm);
nkeynes@901
  2483
        push_dr(FRn);
nkeynes@901
  2484
        FMULP_st(1);
nkeynes@901
  2485
        pop_dr(FRn);
nkeynes@901
  2486
    } else {
nkeynes@901
  2487
        push_fr(FRm);
nkeynes@901
  2488
        push_fr(FRn);
nkeynes@901
  2489
        FMULP_st(1);
nkeynes@901
  2490
        pop_fr(FRn);
nkeynes@901
  2491
    }
nkeynes@377
  2492
:}
nkeynes@377
  2493
FNEG FRn {:  
nkeynes@671
  2494
    COUNT_INST(I_FNEG);
nkeynes@377
  2495
    check_fpuen();
nkeynes@901
  2496
    if( sh4_x86.double_prec ) {
nkeynes@901
  2497
        push_dr(FRn);
nkeynes@901
  2498
        FCHS_st0();
nkeynes@901
  2499
        pop_dr(FRn);
nkeynes@901
  2500
    } else {
nkeynes@901
  2501
        push_fr(FRn);
nkeynes@901
  2502
        FCHS_st0();
nkeynes@901
  2503
        pop_fr(FRn);
nkeynes@901
  2504
    }
nkeynes@377
  2505
:}
nkeynes@377
  2506
FSRRA FRn {:  
nkeynes@671
  2507
    COUNT_INST(I_FSRRA);
nkeynes@377
  2508
    check_fpuen();
nkeynes@901
  2509
    if( sh4_x86.double_prec == 0 ) {
nkeynes@901
  2510
        FLD1_st0();
nkeynes@901
  2511
        push_fr(FRn);
nkeynes@901
  2512
        FSQRT_st0();
nkeynes@901
  2513
        FDIVP_st(1);
nkeynes@901
  2514
        pop_fr(FRn);
nkeynes@901
  2515
    }
nkeynes@377
  2516
:}
nkeynes@377
  2517
FSQRT FRn {:  
nkeynes@671
  2518
    COUNT_INST(I_FSQRT);
nkeynes@377
  2519
    check_fpuen();
nkeynes@901
  2520
    if( sh4_x86.double_prec ) {
nkeynes@901
  2521
        push_dr(FRn);
nkeynes@901
  2522
        FSQRT_st0();
nkeynes@901
  2523
        pop_dr(FRn);
nkeynes@901
  2524
    } else {
nkeynes@901
  2525
        push_fr(FRn);
nkeynes@901
  2526
        FSQRT_st0();
nkeynes@901
  2527
        pop_fr(FRn);
nkeynes@901
  2528
    }
nkeynes@377
  2529
:}
nkeynes@377
  2530
FSUB FRm, FRn {:  
nkeynes@671
  2531
    COUNT_INST(I_FSUB);
nkeynes@377
  2532
    check_fpuen();
nkeynes@901
  2533
    if( sh4_x86.double_prec ) {
nkeynes@901
  2534
        push_dr(FRn);
nkeynes@901
  2535
        push_dr(FRm);
nkeynes@901
  2536
        FSUBP_st(1);
nkeynes@901
  2537
        pop_dr(FRn);
nkeynes@901
  2538
    } else {
nkeynes@901
  2539
        push_fr(FRn);
nkeynes@901
  2540
        push_fr(FRm);
nkeynes@901
  2541
        FSUBP_st(1);
nkeynes@901
  2542
        pop_fr(FRn);
nkeynes@901
  2543
    }
nkeynes@377
  2544
:}
nkeynes@377
  2545
nkeynes@377
  2546
FCMP/EQ FRm, FRn {:  
nkeynes@671
  2547
    COUNT_INST(I_FCMPEQ);
nkeynes@377
  2548
    check_fpuen();
nkeynes@901
  2549
    if( sh4_x86.double_prec ) {
nkeynes@901
  2550
        push_dr(FRm);
nkeynes@901
  2551
        push_dr(FRn);
nkeynes@901
  2552
    } else {
nkeynes@901
  2553
        push_fr(FRm);
nkeynes@901
  2554
        push_fr(FRn);
nkeynes@901
  2555
    }
nkeynes@377
  2556
    FCOMIP_st(1);
nkeynes@377
  2557
    SETE_t();
nkeynes@377
  2558
    FPOP_st();
nkeynes@901
  2559
    sh4_x86.tstate = TSTATE_E;
nkeynes@377
  2560
:}
nkeynes@377
  2561
FCMP/GT FRm, FRn {:  
nkeynes@671
  2562
    COUNT_INST(I_FCMPGT);
nkeynes@377
  2563
    check_fpuen();
nkeynes@901
  2564
    if( sh4_x86.double_prec ) {
nkeynes@901
  2565
        push_dr(FRm);
nkeynes@901
  2566
        push_dr(FRn);
nkeynes@901
  2567
    } else {
nkeynes@901
  2568
        push_fr(FRm);
nkeynes@901
  2569
        push_fr(FRn);
nkeynes@901
  2570
    }
nkeynes@377
  2571
    FCOMIP_st(1);
nkeynes@377
  2572
    SETA_t();
nkeynes@377
  2573
    FPOP_st();
nkeynes@901
  2574
    sh4_x86.tstate = TSTATE_A;
nkeynes@377
  2575
:}
nkeynes@377
  2576
nkeynes@377
  2577
FSCA FPUL, FRn {:  
nkeynes@671
  2578
    COUNT_INST(I_FSCA);
nkeynes@377
  2579
    check_fpuen();
nkeynes@901
  2580
    if( sh4_x86.double_prec == 0 ) {
nkeynes@991
  2581
        LEAP_rbpdisp_rptr( REG_OFFSET(fr[0][FRn&0x0E]), REG_EDX );
nkeynes@995
  2582
        MOVL_rbpdisp_r32( R_FPUL, REG_EAX );
nkeynes@995
  2583
        CALL2_ptr_r32_r32( sh4_fsca, REG_EAX, REG_EDX );
nkeynes@901
  2584
    }
nkeynes@417
  2585
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  2586
:}
nkeynes@377
  2587
FIPR FVm, FVn {:  
nkeynes@671
  2588
    COUNT_INST(I_FIPR);
nkeynes@377
  2589
    check_fpuen();
nkeynes@901
  2590
    if( sh4_x86.double_prec == 0 ) {
nkeynes@904
  2591
        if( sh4_x86.sse3_enabled ) {
nkeynes@991
  2592
            MOVAPS_rbpdisp_xmm( REG_OFFSET(fr[0][FVm<<2]), 4 );
nkeynes@991
  2593
            MULPS_rbpdisp_xmm( REG_OFFSET(fr[0][FVn<<2]), 4 );
nkeynes@903
  2594
            HADDPS_xmm_xmm( 4, 4 ); 
nkeynes@903
  2595
            HADDPS_xmm_xmm( 4, 4 );
nkeynes@991
  2596
            MOVSS_xmm_rbpdisp( 4, REG_OFFSET(fr[0][(FVn<<2)+2]) );
nkeynes@903
  2597
        } else {
nkeynes@904
  2598
            push_fr( FVm<<2 );
nkeynes@903
  2599
            push_fr( FVn<<2 );
nkeynes@903
  2600
            FMULP_st(1);
nkeynes@903
  2601
            push_fr( (FVm<<2)+1);
nkeynes@903
  2602
            push_fr( (FVn<<2)+1);
nkeynes@903
  2603
            FMULP_st(1);
nkeynes@903
  2604
            FADDP_st(1);
nkeynes@903
  2605
            push_fr( (FVm<<2)+2);
nkeynes@903
  2606
            push_fr( (FVn<<2)+2);
nkeynes@903
  2607
            FMULP_st(1);
nkeynes@903
  2608
            FADDP_st(1);
nkeynes@903
  2609
            push_fr( (FVm<<2)+3);
nkeynes@903
  2610
            push_fr( (FVn<<2)+3);
nkeynes@903
  2611
            FMULP_st(1);
nkeynes@903
  2612
            FADDP_st(1);
nkeynes@903
  2613
            pop_fr( (FVn<<2)+3);
nkeynes@904
  2614
        }
nkeynes@901
  2615
    }
nkeynes@377
  2616
:}
nkeynes@377
  2617
FTRV XMTRX, FVn {:  
nkeynes@671
  2618
    COUNT_INST(I_FTRV);
nkeynes@377
  2619
    check_fpuen();
nkeynes@901
  2620
    if( sh4_x86.double_prec == 0 ) {
nkeynes@903
  2621
        if( sh4_x86.sse3_enabled ) {
nkeynes@991
  2622
            MOVAPS_rbpdisp_xmm( REG_OFFSET(fr[1][0]), 1 ); // M1  M0  M3  M2
nkeynes@991
  2623
            MOVAPS_rbpdisp_xmm( REG_OFFSET(fr[1][4]), 0 ); // M5  M4  M7  M6
nkeynes@991
  2624
            MOVAPS_rbpdisp_xmm( REG_OFFSET(fr[1][8]), 3 ); // M9  M8  M11 M10
nkeynes@991
  2625
            MOVAPS_rbpdisp_xmm( REG_OFFSET(fr[1][12]), 2 );// M13 M12 M15 M14
nkeynes@903
  2626
nkeynes@991
  2627
            MOVSLDUP_rbpdisp_xmm( REG_OFFSET(fr[0][FVn<<2]), 4 ); // V1 V1 V3 V3
nkeynes@991
  2628
            MOVSHDUP_rbpdisp_xmm( REG_OFFSET(fr[0][FVn<<2]), 5 ); // V0 V0 V2 V2
nkeynes@991
  2629
            MOV_xmm_xmm( 4, 6 );
nkeynes@991
  2630
            MOV_xmm_xmm( 5, 7 );
nkeynes@903
  2631
            MOVLHPS_xmm_xmm( 4, 4 );  // V1 V1 V1 V1
nkeynes@903
  2632
            MOVHLPS_xmm_xmm( 6, 6 );  // V3 V3 V3 V3
nkeynes@903
  2633
            MOVLHPS_xmm_xmm( 5, 5 );  // V0 V0 V0 V0
nkeynes@903
  2634
            MOVHLPS_xmm_xmm( 7, 7 );  // V2 V2 V2 V2
nkeynes@903
  2635
            MULPS_xmm_xmm( 0, 4 );
nkeynes@903
  2636
            MULPS_xmm_xmm( 1, 5 );
nkeynes@903
  2637
            MULPS_xmm_xmm( 2, 6 );
nkeynes@903
  2638
            MULPS_xmm_xmm( 3, 7 );
nkeynes@903
  2639
            ADDPS_xmm_xmm( 5, 4 );
nkeynes@903
  2640
            ADDPS_xmm_xmm( 7, 6 );
nkeynes@903
  2641
            ADDPS_xmm_xmm( 6, 4 );
nkeynes@991
  2642
            MOVAPS_xmm_rbpdisp( 4, REG_OFFSET(fr[0][FVn<<2]) );
nkeynes@903
  2643
        } else {
nkeynes@991
  2644
            LEAP_rbpdisp_rptr( REG_OFFSET(fr[0][FVn<<2]), REG_EAX );
nkeynes@995
  2645
            CALL1_ptr_r32( sh4_ftrv, REG_EAX );
nkeynes@903
  2646
        }
nkeynes@901
  2647
    }
nkeynes@417
  2648
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  2649
:}
nkeynes@377
  2650
nkeynes@377
  2651
FRCHG {:  
nkeynes@671
  2652
    COUNT_INST(I_FRCHG);
nkeynes@377
  2653
    check_fpuen();
nkeynes@991
  2654
    XORL_imms_rbpdisp( FPSCR_FR, R_FPSCR );
nkeynes@995
  2655
    CALL_ptr( sh4_switch_fr_banks );
nkeynes@417
  2656
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  2657
:}
nkeynes@377
  2658
FSCHG {:  
nkeynes@671
  2659
    COUNT_INST(I_FSCHG);
nkeynes@377
  2660
    check_fpuen();
nkeynes@991
  2661
    XORL_imms_rbpdisp( FPSCR_SZ, R_FPSCR);
nkeynes@991
  2662
    XORL_imms_rbpdisp( FPSCR_SZ, REG_OFFSET(xlat_sh4_mode) );
nkeynes@417
  2663
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@901
  2664
    sh4_x86.double_size = !sh4_x86.double_size;
nkeynes@1112
  2665
    sh4_x86.sh4_mode = sh4_x86.sh4_mode ^ FPSCR_SZ;
nkeynes@377
  2666
:}
nkeynes@359
  2667
nkeynes@359
  2668
/* Processor control instructions */
nkeynes@368
  2669
LDC Rm, SR {:
nkeynes@671
  2670
    COUNT_INST(I_LDCSR);
nkeynes@386
  2671
    if( sh4_x86.in_delay_slot ) {
nkeynes@386
  2672
	SLOTILLEGAL();
nkeynes@386
  2673
    } else {
nkeynes@386
  2674
	check_priv();
nkeynes@991
  2675
	load_reg( REG_EAX, Rm );
nkeynes@995
  2676
	CALL1_ptr_r32( sh4_write_sr, REG_EAX );
nkeynes@386
  2677
	sh4_x86.fpuen_checked = FALSE;
nkeynes@417
  2678
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@1112
  2679
    sh4_x86.sh4_mode = SH4_MODE_UNKNOWN;
nkeynes@937
  2680
	return 2;
nkeynes@386
  2681
    }
nkeynes@368
  2682
:}
nkeynes@359
  2683
LDC Rm, GBR {: 
nkeynes@671
  2684
    COUNT_INST(I_LDC);
nkeynes@991
  2685
    load_reg( REG_EAX, Rm );
nkeynes@995
  2686
    MOVL_r32_rbpdisp( REG_EAX, R_GBR );
nkeynes@359
  2687
:}
nkeynes@359
  2688
LDC Rm, VBR {:  
nkeynes@671
  2689
    COUNT_INST(I_LDC);
nkeynes@386
  2690
    check_priv();
nkeynes@991
  2691
    load_reg( REG_EAX, Rm );
nkeynes@995
  2692
    MOVL_r32_rbpdisp( REG_EAX, R_VBR );
nkeynes@417
  2693
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2694
:}
nkeynes@359
  2695
LDC Rm, SSR {:  
nkeynes@671
  2696
    COUNT_INST(I_LDC);
nkeynes@386
  2697
    check_priv();
nkeynes@991
  2698
    load_reg( REG_EAX, Rm );
nkeynes@995
  2699
    MOVL_r32_rbpdisp( REG_EAX, R_SSR );
nkeynes@417
  2700
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2701
:}
nkeynes@359
  2702
LDC Rm, SGR {:  
nkeynes@671
  2703
    COUNT_INST(I_LDC);
nkeynes@386
  2704
    check_priv();
nkeynes@991
  2705
    load_reg( REG_EAX, Rm );
nkeynes@995
  2706
    MOVL_r32_rbpdisp( REG_EAX, R_SGR );
nkeynes@417
  2707
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2708
:}
nkeynes@359
  2709
LDC Rm, SPC {:  
nkeynes@671
  2710
    COUNT_INST(I_LDC);
nkeynes@386
  2711
    check_priv();
nkeynes@991
  2712
    load_reg( REG_EAX, Rm );
nkeynes@995
  2713
    MOVL_r32_rbpdisp( REG_EAX, R_SPC );
nkeynes@417
  2714
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2715
:}
nkeynes@359
  2716
LDC Rm, DBR {:  
nkeynes@671
  2717
    COUNT_INST(I_LDC);
nkeynes@386
  2718
    check_priv();
nkeynes@991
  2719
    load_reg( REG_EAX, Rm );
nkeynes@995
  2720
    MOVL_r32_rbpdisp( REG_EAX, R_DBR );
nkeynes@417
  2721
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2722
:}
nkeynes@374
  2723
LDC Rm, Rn_BANK {:  
nkeynes@671
  2724
    COUNT_INST(I_LDC);
nkeynes@386
  2725
    check_priv();
nkeynes@991
  2726
    load_reg( REG_EAX, Rm );
nkeynes@995
  2727
    MOVL_r32_rbpdisp( REG_EAX, REG_OFFSET(r_bank[Rn_BANK]) );
nkeynes@417
  2728
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
  2729
:}
nkeynes@359
  2730
LDC.L @Rm+, GBR {:  
nkeynes@671
  2731
    COUNT_INST(I_LDCM);
nkeynes@991
  2732
    load_reg( REG_EAX, Rm );
nkeynes@991
  2733
    check_ralign32( REG_EAX );
nkeynes@991
  2734
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2735
    ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@995
  2736
    MOVL_r32_rbpdisp( REG_EAX, R_GBR );
nkeynes@417
  2737
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2738
:}
nkeynes@368
  2739
LDC.L @Rm+, SR {:
nkeynes@671
  2740
    COUNT_INST(I_LDCSRM);
nkeynes@386
  2741
    if( sh4_x86.in_delay_slot ) {
nkeynes@386
  2742
	SLOTILLEGAL();
nkeynes@386
  2743
    } else {
nkeynes@586
  2744
	check_priv();
nkeynes@991
  2745
	load_reg( REG_EAX, Rm );
nkeynes@991
  2746
	check_ralign32( REG_EAX );
nkeynes@991
  2747
	MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2748
	ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@995
  2749
	CALL1_ptr_r32( sh4_write_sr, REG_EAX );
nkeynes@386
  2750
	sh4_x86.fpuen_checked = FALSE;
nkeynes@417
  2751
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@1112
  2752
    sh4_x86.sh4_mode = SH4_MODE_UNKNOWN;
nkeynes@937
  2753
	return 2;
nkeynes@386
  2754
    }
nkeynes@359
  2755
:}
nkeynes@359
  2756
LDC.L @Rm+, VBR {:  
nkeynes@671
  2757
    COUNT_INST(I_LDCM);
nkeynes@586
  2758
    check_priv();
nkeynes@991
  2759
    load_reg( REG_EAX, Rm );
nkeynes@991
  2760
    check_ralign32( REG_EAX );
nkeynes@991
  2761
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2762
    ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@995
  2763
    MOVL_r32_rbpdisp( REG_EAX, R_VBR );
nkeynes@417
  2764
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2765
:}
nkeynes@359
  2766
LDC.L @Rm+, SSR {:
nkeynes@671
  2767
    COUNT_INST(I_LDCM);
nkeynes@586
  2768
    check_priv();
nkeynes@991
  2769
    load_reg( REG_EAX, Rm );
nkeynes@991
  2770
    check_ralign32( REG_EAX );
nkeynes@991
  2771
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2772
    ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@995
  2773
    MOVL_r32_rbpdisp( REG_EAX, R_SSR );
nkeynes@417
  2774
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2775
:}
nkeynes@359
  2776
LDC.L @Rm+, SGR {:  
nkeynes@671
  2777
    COUNT_INST(I_LDCM);
nkeynes@586
  2778
    check_priv();
nkeynes@991
  2779
    load_reg( REG_EAX, Rm );
nkeynes@991
  2780
    check_ralign32( REG_EAX );
nkeynes@991
  2781
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2782
    ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@995
  2783
    MOVL_r32_rbpdisp( REG_EAX, R_SGR );
nkeynes@417
  2784
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2785
:}
nkeynes@359
  2786
LDC.L @Rm+, SPC {:  
nkeynes@671
  2787
    COUNT_INST(I_LDCM);
nkeynes@586
  2788
    check_priv();
nkeynes@991
  2789
    load_reg( REG_EAX, Rm );
nkeynes@991
  2790
    check_ralign32( REG_EAX );
nkeynes@991
  2791
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2792
    ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@995
  2793
    MOVL_r32_rbpdisp( REG_EAX, R_SPC );
nkeynes@417
  2794
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2795
:}
nkeynes@359
  2796
LDC.L @Rm+, DBR {:  
nkeynes@671
  2797
    COUNT_INST(I_LDCM);
nkeynes@586
  2798
    check_priv();
nkeynes@991
  2799
    load_reg( REG_EAX, Rm );
nkeynes@991
  2800
    check_ralign32( REG_EAX );
nkeynes@991
  2801
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2802
    ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@995
  2803
    MOVL_r32_rbpdisp( REG_EAX, R_DBR );
nkeynes@417
  2804
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2805
:}
nkeynes@359
  2806
LDC.L @Rm+, Rn_BANK {:  
nkeynes@671
  2807
    COUNT_INST(I_LDCM);
nkeynes@586
  2808
    check_priv();
nkeynes@991
  2809
    load_reg( REG_EAX, Rm );
nkeynes@991
  2810
    check_ralign32( REG_EAX );
nkeynes@991
  2811
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2812
    ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@995
  2813
    MOVL_r32_rbpdisp( REG_EAX, REG_OFFSET(r_bank[Rn_BANK]) );
nkeynes@417
  2814
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2815
:}
nkeynes@626
  2816
LDS Rm, FPSCR {:
nkeynes@673
  2817
    COUNT_INST(I_LDSFPSCR);
nkeynes@626
  2818
    check_fpuen();
nkeynes@991
  2819
    load_reg( REG_EAX, Rm );
nkeynes@995
  2820
    CALL1_ptr_r32( sh4_write_fpscr, REG_EAX );
nkeynes@417
  2821
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@1112
  2822
    sh4_x86.sh4_mode = SH4_MODE_UNKNOWN;
nkeynes@901
  2823
    return 2;
nkeynes@359
  2824
:}
nkeynes@359
  2825
LDS.L @Rm+, FPSCR {:  
nkeynes@673
  2826
    COUNT_INST(I_LDSFPSCRM);
nkeynes@626
  2827
    check_fpuen();
nkeynes@991
  2828
    load_reg( REG_EAX, Rm );
nkeynes@991
  2829
    check_ralign32( REG_EAX );
nkeynes@991
  2830
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2831
    ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@995
  2832
    CALL1_ptr_r32( sh4_write_fpscr, REG_EAX );
nkeynes@417
  2833
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@1112
  2834
    sh4_x86.sh4_mode = SH4_MODE_UNKNOWN;
nkeynes@901
  2835
    return 2;
nkeynes@359
  2836
:}
nkeynes@359
  2837
LDS Rm, FPUL {:  
nkeynes@671
  2838
    COUNT_INST(I_LDS);
nkeynes@626
  2839
    check_fpuen();
nkeynes@991
  2840
    load_reg( REG_EAX, Rm );
nkeynes@995
  2841
    MOVL_r32_rbpdisp( REG_EAX, R_FPUL );
nkeynes@359
  2842
:}
nkeynes@359
  2843
LDS.L @Rm+, FPUL {:  
nkeynes@671
  2844
    COUNT_INST(I_LDSM);
nkeynes@626
  2845
    check_fpuen();
nkeynes@991
  2846
    load_reg( REG_EAX, Rm );
nkeynes@991
  2847
    check_ralign32( REG_EAX );
nkeynes@991
  2848
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2849
    ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@995
  2850
    MOVL_r32_rbpdisp( REG_EAX, R_FPUL );
nkeynes@417
  2851
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2852
:}
nkeynes@359
  2853
LDS Rm, MACH {: 
nkeynes@671
  2854
    COUNT_INST(I_LDS);
nkeynes@991
  2855
    load_reg( REG_EAX, Rm );
nkeynes@995
  2856
    MOVL_r32_rbpdisp( REG_EAX, R_MACH );
nkeynes@359
  2857
:}
nkeynes@359
  2858
LDS.L @Rm+, MACH {:  
nkeynes@671
  2859
    COUNT_INST(I_LDSM);
nkeynes@991
  2860
    load_reg( REG_EAX, Rm );
nkeynes@991
  2861
    check_ralign32( REG_EAX );
nkeynes@991
  2862
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2863
    ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@995
  2864
    MOVL_r32_rbpdisp( REG_EAX, R_MACH );
nkeynes@417
  2865
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2866
:}
nkeynes@359
  2867
LDS Rm, MACL {:  
nkeynes@671
  2868
    COUNT_INST(I_LDS);
nkeynes@991
  2869
    load_reg( REG_EAX, Rm );
nkeynes@995
  2870
    MOVL_r32_rbpdisp( REG_EAX, R_MACL );
nkeynes@359
  2871
:}
nkeynes@359
  2872
LDS.L @Rm+, MACL {:  
nkeynes@671
  2873
    COUNT_INST(I_LDSM);
nkeynes@991
  2874
    load_reg( REG_EAX, Rm );
nkeynes@991
  2875
    check_ralign32( REG_EAX );
nkeynes@991
  2876
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2877
    ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@995
  2878
    MOVL_r32_rbpdisp( REG_EAX, R_MACL );
nkeynes@417
  2879
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2880
:}
nkeynes@359
  2881
LDS Rm, PR {:  
nkeynes@671
  2882
    COUNT_INST(I_LDS);
nkeynes@991
  2883
    load_reg( REG_EAX, Rm );
nkeynes@995
  2884
    MOVL_r32_rbpdisp( REG_EAX, R_PR );
nkeynes@359
  2885
:}
nkeynes@359
  2886
LDS.L @Rm+, PR {:  
nkeynes@671
  2887
    COUNT_INST(I_LDSM);
nkeynes@991
  2888
    load_reg( REG_EAX, Rm );
nkeynes@991
  2889
    check_ralign32( REG_EAX );
nkeynes@991
  2890
    MEM_READ_LONG( REG_EAX, REG_EAX );
nkeynes@991
  2891
    ADDL_imms_rbpdisp( 4, REG_OFFSET(r[Rm]) );
nkeynes@995
  2892
    MOVL_r32_rbpdisp( REG_EAX, R_PR );
nkeynes@417
  2893
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2894
:}
nkeynes@550
  2895
LDTLB {:  
nkeynes@671
  2896
    COUNT_INST(I_LDTLB);
nkeynes@995
  2897
    CALL_ptr( MMU_ldtlb );
nkeynes@875
  2898
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@550
  2899
:}
nkeynes@671
  2900
OCBI @Rn {:
nkeynes@671
  2901
    COUNT_INST(I_OCBI);
nkeynes@671
  2902
:}
nkeynes@671
  2903
OCBP @Rn {:
nkeynes@671
  2904
    COUNT_INST(I_OCBP);
nkeynes@671
  2905
:}
nkeynes@671
  2906
OCBWB @Rn {:
nkeynes@671
  2907
    COUNT_INST(I_OCBWB);
nkeynes@671
  2908
:}
nkeynes@374
  2909
PREF @Rn {:
nkeynes@671
  2910
    COUNT_INST(I_PREF);
nkeynes@991
  2911
    load_reg( REG_EAX, Rn );
nkeynes@991
  2912
    MEM_PREFETCH( REG_EAX );
nkeynes@417
  2913
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
  2914
:}
nkeynes@388
  2915
SLEEP {: 
nkeynes@671
  2916
    COUNT_INST(I_SLEEP);
nkeynes@388
  2917
    check_priv();
nkeynes@995
  2918
    CALL_ptr( sh4_sleep );
nkeynes@417
  2919
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@590
  2920
    sh4_x86.in_delay_slot = DELAY_NONE;
nkeynes@408
  2921
    return 2;
nkeynes@388
  2922
:}
nkeynes@386
  2923
STC SR, Rn {:
nkeynes@671
  2924
    COUNT_INST(I_STCSR);
nkeynes@386
  2925
    check_priv();
nkeynes@995
  2926
    CALL_ptr(sh4_read_sr);
nkeynes@991
  2927
    store_reg( REG_EAX, Rn );
nkeynes@417
  2928
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2929
:}
nkeynes@359
  2930
STC GBR, Rn {:  
nkeynes@671
  2931
    COUNT_INST(I_STC);
nkeynes@995
  2932
    MOVL_rbpdisp_r32( R_GBR, REG_EAX );
nkeynes@991
  2933
    store_reg( REG_EAX, Rn );
nkeynes@359
  2934
:}
nkeynes@359
  2935
STC VBR, Rn {:  
nkeynes@671
  2936
    COUNT_INST(I_STC);
nkeynes@386
  2937
    check_priv();
nkeynes@995
  2938
    MOVL_rbpdisp_r32( R_VBR, REG_EAX );
nkeynes@991
  2939
    store_reg( REG_EAX, Rn );
nkeynes@417
  2940
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2941
:}
nkeynes@359
  2942
STC SSR, Rn {:  
nkeynes@671
  2943
    COUNT_INST(I_STC);
nkeynes@386
  2944
    check_priv();
nkeynes@995
  2945
    MOVL_rbpdisp_r32( R_SSR, REG_EAX );
nkeynes@991
  2946
    store_reg( REG_EAX, Rn );
nkeynes@417
  2947
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2948
:}
nkeynes@359
  2949
STC SPC, Rn {:  
nkeynes@671
  2950
    COUNT_INST(I_STC);
nkeynes@386
  2951
    check_priv();
nkeynes@995
  2952
    MOVL_rbpdisp_r32( R_SPC, REG_EAX );
nkeynes@991
  2953
    store_reg( REG_EAX, Rn );
nkeynes@417
  2954
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2955
:}
nkeynes@359
  2956
STC SGR, Rn {:  
nkeynes@671
  2957
    COUNT_INST(I_STC);
nkeynes@386
  2958
    check_priv();
nkeynes@995
  2959
    MOVL_rbpdisp_r32( R_SGR, REG_EAX );
nkeynes@991
  2960
    store_reg( REG_EAX, Rn );
nkeynes@417
  2961
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2962
:}
nkeynes@359
  2963
STC DBR, Rn {:  
nkeynes@671
  2964
    COUNT_INST(I_STC);
nkeynes@386
  2965
    check_priv();
nkeynes@995
  2966
    MOVL_rbpdisp_r32( R_DBR, REG_EAX );
nkeynes@991
  2967
    store_reg( REG_EAX, Rn );
nkeynes@417
  2968
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2969
:}
nkeynes@374
  2970
STC Rm_BANK, Rn {:
nkeynes@671
  2971
    COUNT_INST(I_STC);
nkeynes@386
  2972
    check_priv();
nkeynes@995
  2973
    MOVL_rbpdisp_r32( REG_OFFSET(r_bank[Rm_BANK]), REG_EAX );
nkeynes@991
  2974
    store_reg( REG_EAX, Rn );
nkeynes@417
  2975
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2976
:}
nkeynes@374
  2977
STC.L SR, @-Rn {:
nkeynes@671
  2978
    COUNT_INST(I_STCSRM);
nkeynes@586
  2979
    check_priv();
nkeynes@995
  2980
    CALL_ptr( sh4_read_sr );
nkeynes@991
  2981
    MOVL_r32_r32( REG_EAX, REG_EDX );
nkeynes@991
  2982
    load_reg( REG_EAX, Rn );
nkeynes@991
  2983
    check_walign32( REG_EAX );
nkeynes@991
  2984
    LEAL_r32disp_r32( REG_EAX, -4, REG_EAX );
nkeynes@991
  2985
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  2986
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  2987
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2988
:}
nkeynes@359
  2989
STC.L VBR, @-Rn {:  
nkeynes@671
  2990
    COUNT_INST(I_STCM);
nkeynes@586
  2991
    check_priv();
nkeynes@991
  2992
    load_reg( REG_EAX, Rn );
nkeynes@991
  2993
    check_walign32( REG_EAX );
nkeynes@991
  2994
    ADDL_imms_r32( -4, REG_EAX );
nkeynes@995
  2995
    MOVL_rbpdisp_r32( R_VBR, REG_EDX );
nkeynes@991
  2996
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  2997
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  2998
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2999
:}
nkeynes@359
  3000
STC.L SSR, @-Rn {:  
nkeynes@671
  3001
    COUNT_INST(I_STCM);
nkeynes@586
  3002
    check_priv();
nkeynes@991
  3003
    load_reg( REG_EAX, Rn );
nkeynes@991
  3004
    check_walign32( REG_EAX );
nkeynes@991
  3005
    ADDL_imms_r32( -4, REG_EAX );
nkeynes@995
  3006
    MOVL_rbpdisp_r32( R_SSR, REG_EDX );
nkeynes@991
  3007
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  3008
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  3009
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3010
:}
nkeynes@416
  3011
STC.L SPC, @-Rn {:
nkeynes@671
  3012
    COUNT_INST(I_STCM);
nkeynes@586
  3013
    check_priv();
nkeynes@991
  3014
    load_reg( REG_EAX, Rn );
nkeynes@991
  3015
    check_walign32( REG_EAX );
nkeynes@991
  3016
    ADDL_imms_r32( -4, REG_EAX );
nkeynes@995
  3017
    MOVL_rbpdisp_r32( R_SPC, REG_EDX );
nkeynes@991
  3018
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  3019
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  3020
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3021
:}
nkeynes@359
  3022
STC.L SGR, @-Rn {:  
nkeynes@671
  3023
    COUNT_INST(I_STCM);
nkeynes@586
  3024
    check_priv();
nkeynes@991
  3025
    load_reg( REG_EAX, Rn );
nkeynes@991
  3026
    check_walign32( REG_EAX );
nkeynes@991
  3027
    ADDL_imms_r32( -4, REG_EAX );
nkeynes@995
  3028
    MOVL_rbpdisp_r32( R_SGR, REG_EDX );
nkeynes@991
  3029
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  3030
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  3031
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3032
:}
nkeynes@359
  3033
STC.L DBR, @-Rn {:  
nkeynes@671
  3034
    COUNT_INST(I_STCM);
nkeynes@586
  3035
    check_priv();
nkeynes@991
  3036
    load_reg( REG_EAX, Rn );
nkeynes@991
  3037
    check_walign32( REG_EAX );
nkeynes@991
  3038
    ADDL_imms_r32( -4, REG_EAX );
nkeynes@995
  3039
    MOVL_rbpdisp_r32( R_DBR, REG_EDX );
nkeynes@991
  3040
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  3041
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  3042
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3043
:}
nkeynes@374
  3044
STC.L Rm_BANK, @-Rn {:  
nkeynes@671
  3045
    COUNT_INST(I_STCM);
nkeynes@586
  3046
    check_priv();
nkeynes@991
  3047
    load_reg( REG_EAX, Rn );
nkeynes@991
  3048
    check_walign32( REG_EAX );
nkeynes@991
  3049
    ADDL_imms_r32( -4, REG_EAX );
nkeynes@995
  3050
    MOVL_rbpdisp_r32( REG_OFFSET(r_bank[Rm_BANK]), REG_EDX );
nkeynes@991
  3051
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  3052
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  3053
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
  3054
:}
nkeynes@359
  3055
STC.L GBR, @-Rn {:  
nkeynes@671
  3056
    COUNT_INST(I_STCM);
nkeynes@991
  3057
    load_reg( REG_EAX, Rn );
nkeynes@991
  3058
    check_walign32( REG_EAX );
nkeynes@991
  3059
    ADDL_imms_r32( -4, REG_EAX );
nkeynes@995
  3060
    MOVL_rbpdisp_r32( R_GBR, REG_EDX );
nkeynes@991
  3061
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  3062
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  3063
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3064
:}
nkeynes@359
  3065
STS FPSCR, Rn {:  
nkeynes@673
  3066
    COUNT_INST(I_STSFPSCR);
nkeynes@626
  3067
    check_fpuen();
nkeynes@995
  3068
    MOVL_rbpdisp_r32( R_FPSCR, REG_EAX );
nkeynes@991
  3069
    store_reg( REG_EAX, Rn );
nkeynes@359
  3070
:}
nkeynes@359
  3071
STS.L FPSCR, @-Rn {:  
nkeynes@673
  3072
    COUNT_INST(I_STSFPSCRM);
nkeynes@626
  3073
    check_fpuen();
nkeynes@991
  3074
    load_reg( REG_EAX, Rn );
nkeynes@991
  3075
    check_walign32( REG_EAX );
nkeynes@991
  3076
    ADDL_imms_r32( -4, REG_EAX );
nkeynes@995
  3077
    MOVL_rbpdisp_r32( R_FPSCR, REG_EDX );
nkeynes@991
  3078
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  3079
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  3080
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3081
:}
nkeynes@359
  3082
STS FPUL, Rn {:  
nkeynes@671
  3083
    COUNT_INST(I_STS);
nkeynes@626
  3084
    check_fpuen();
nkeynes@995
  3085
    MOVL_rbpdisp_r32( R_FPUL, REG_EAX );
nkeynes@991
  3086
    store_reg( REG_EAX, Rn );
nkeynes@359
  3087
:}
nkeynes@359
  3088
STS.L FPUL, @-Rn {:  
nkeynes@671
  3089
    COUNT_INST(I_STSM);
nkeynes@626
  3090
    check_fpuen();
nkeynes@991
  3091
    load_reg( REG_EAX, Rn );
nkeynes@991
  3092
    check_walign32( REG_EAX );
nkeynes@991
  3093
    ADDL_imms_r32( -4, REG_EAX );
nkeynes@995
  3094
    MOVL_rbpdisp_r32( R_FPUL, REG_EDX );
nkeynes@991
  3095
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  3096
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  3097
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3098
:}
nkeynes@359
  3099
STS MACH, Rn {:  
nkeynes@671
  3100
    COUNT_INST(I_STS);
nkeynes@995
  3101
    MOVL_rbpdisp_r32( R_MACH, REG_EAX );
nkeynes@991
  3102
    store_reg( REG_EAX, Rn );
nkeynes@359
  3103
:}
nkeynes@359
  3104
STS.L MACH, @-Rn {:  
nkeynes@671
  3105
    COUNT_INST(I_STSM);
nkeynes@991
  3106
    load_reg( REG_EAX, Rn );
nkeynes@991
  3107
    check_walign32( REG_EAX );
nkeynes@991
  3108
    ADDL_imms_r32( -4, REG_EAX );
nkeynes@995
  3109
    MOVL_rbpdisp_r32( R_MACH, REG_EDX );
nkeynes@991
  3110
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  3111
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  3112
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3113
:}
nkeynes@359
  3114
STS MACL, Rn {:  
nkeynes@671
  3115
    COUNT_INST(I_STS);
nkeynes@995
  3116
    MOVL_rbpdisp_r32( R_MACL, REG_EAX );
nkeynes@991
  3117
    store_reg( REG_EAX, Rn );
nkeynes@359
  3118
:}
nkeynes@359
  3119
STS.L MACL, @-Rn {:  
nkeynes@671
  3120
    COUNT_INST(I_STSM);
nkeynes@991
  3121
    load_reg( REG_EAX, Rn );
nkeynes@991
  3122
    check_walign32( REG_EAX );
nkeynes@991
  3123
    ADDL_imms_r32( -4, REG_EAX );
nkeynes@995
  3124
    MOVL_rbpdisp_r32( R_MACL, REG_EDX );
nkeynes@991
  3125
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  3126
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  3127
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3128
:}
nkeynes@359
  3129
STS PR, Rn {:  
nkeynes@671
  3130
    COUNT_INST(I_STS);
nkeynes@995
  3131
    MOVL_rbpdisp_r32( R_PR, REG_EAX );
nkeynes@991
  3132
    store_reg( REG_EAX, Rn );
nkeynes@359
  3133
:}
nkeynes@359
  3134
STS.L PR, @-Rn {:  
nkeynes@671
  3135
    COUNT_INST(I_STSM);
nkeynes@991
  3136
    load_reg( REG_EAX, Rn );
nkeynes@991
  3137
    check_walign32( REG_EAX );
nkeynes@991
  3138
    ADDL_imms_r32( -4, REG_EAX );
nkeynes@995
  3139
    MOVL_rbpdisp_r32( R_PR, REG_EDX );
nkeynes@991
  3140
    MEM_WRITE_LONG( REG_EAX, REG_EDX );
nkeynes@991
  3141
    ADDL_imms_rbpdisp( -4, REG_OFFSET(r[Rn]) );
nkeynes@417
  3142
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3143
:}
nkeynes@359
  3144
nkeynes@671
  3145
NOP {: 
nkeynes@671
  3146
    COUNT_INST(I_NOP);
nkeynes@671
  3147
    /* Do nothing. Well, we could emit an 0x90, but what would really be the point? */ 
nkeynes@671
  3148
:}
nkeynes@359
  3149
%%
nkeynes@590
  3150
    sh4_x86.in_delay_slot = DELAY_NONE;
nkeynes@359
  3151
    return 0;
nkeynes@359
  3152
}
nkeynes@995
  3153
nkeynes@995
  3154
nkeynes@995
  3155
/**
nkeynes@995
  3156
 * The unwind methods only work if we compiled with DWARF2 frame information
nkeynes@995
  3157
 * (ie -fexceptions), otherwise we have to use the direct frame scan.
nkeynes@995
  3158
 */
nkeynes@995
  3159
#ifdef HAVE_EXCEPTIONS
nkeynes@995
  3160
#include <unwind.h>
nkeynes@995
  3161
nkeynes@995
  3162
struct UnwindInfo {
nkeynes@995
  3163
    uintptr_t block_start;
nkeynes@995
  3164
    uintptr_t block_end;
nkeynes@995
  3165
    void *pc;
nkeynes@995
  3166
};
nkeynes@995
  3167
nkeynes@995
  3168
static _Unwind_Reason_Code xlat_check_frame( struct _Unwind_Context *context, void *arg )
nkeynes@995
  3169
{
nkeynes@995
  3170
    struct UnwindInfo *info = arg;
nkeynes@995
  3171
    void *pc = (void *)_Unwind_GetIP(context);
nkeynes@995
  3172
    if( ((uintptr_t)pc) >= info->block_start && ((uintptr_t)pc) < info->block_end ) {
nkeynes@995
  3173
        info->pc = pc;
nkeynes@995
  3174
        return _URC_NORMAL_STOP;
nkeynes@995
  3175
    }
nkeynes@995
  3176
    return _URC_NO_REASON;
nkeynes@995
  3177
}
nkeynes@995
  3178
nkeynes@995
  3179
void *xlat_get_native_pc( void *code, uint32_t code_size )
nkeynes@995
  3180
{
nkeynes@995
  3181
    struct _Unwind_Exception exc;
nkeynes@995
  3182
    struct UnwindInfo info;
nkeynes@995
  3183
nkeynes@995
  3184
    info.pc = NULL;
nkeynes@995
  3185
    info.block_start = (uintptr_t)code;
nkeynes@995
  3186
    info.block_end = info.block_start + code_size;
nkeynes@995
  3187
    void *result = NULL;
nkeynes@995
  3188
    _Unwind_Backtrace( xlat_check_frame, &info );
nkeynes@995
  3189
    return info.pc;
nkeynes@995
  3190
}
nkeynes@995
  3191
#else
nkeynes@995
  3192
/* Assume this is an ia32 build - amd64 should always have dwarf information */
nkeynes@995
  3193
void *xlat_get_native_pc( void *code, uint32_t code_size )
nkeynes@995
  3194
{
nkeynes@995
  3195
    void *result = NULL;
nkeynes@1120
  3196
    __asm__(
nkeynes@995
  3197
        "mov %%ebp, %%eax\n\t"
nkeynes@995
  3198
        "mov $0x8, %%ecx\n\t"
nkeynes@995
  3199
        "mov %1, %%edx\n"
nkeynes@995
  3200
        "frame_loop: test %%eax, %%eax\n\t"
nkeynes@995
  3201
        "je frame_not_found\n\t"
nkeynes@995
  3202
        "cmp (%%eax), %%edx\n\t"
nkeynes@995
  3203
        "je frame_found\n\t"
nkeynes@995
  3204
        "sub $0x1, %%ecx\n\t"
nkeynes@995
  3205
        "je frame_not_found\n\t"
nkeynes@995
  3206
        "movl (%%eax), %%eax\n\t"
nkeynes@995
  3207
        "jmp frame_loop\n"
nkeynes@995
  3208
        "frame_found: movl 0x4(%%eax), %0\n"
nkeynes@995
  3209
        "frame_not_found:"
nkeynes@995
  3210
        : "=r" (result)
nkeynes@995
  3211
        : "r" (((uint8_t *)&sh4r) + 128 )
nkeynes@995
  3212
        : "eax", "ecx", "edx" );
nkeynes@995
  3213
    return result;
nkeynes@995
  3214
}
nkeynes@995
  3215
#endif
nkeynes@995
  3216
.