4 * This file defines the internal functions exported/used by the SH4 core,
5 * except for disassembly functions defined in sh4dasm.h
7 * Copyright (c) 2005 Nathan Keynes.
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
23 #include <glib/gtypes.h>
33 /* Breakpoint data structure */
34 extern struct breakpoint_struct sh4_breakpoints[MAX_BREAKPOINTS];
35 extern int sh4_breakpoint_count;
36 extern sh4ptr_t sh4_main_ram;
39 * Cached direct pointer to the current instruction page. If AT is on, this
40 * is derived from the ITLB, otherwise this will be the entire memory region.
41 * This is actually a fairly useful optimization, as we can make a lot of
42 * assumptions about the "current page" that we can't make in general for
43 * arbitrary virtual addresses.
45 struct sh4_icache_struct {
46 sh4ptr_t page; // Page pointer (NULL if no page)
47 sh4vma_t page_vma; // virtual address of the page.
48 sh4addr_t page_ppa; // physical address of the page
49 uint32_t mask; // page mask
51 extern struct sh4_icache_struct sh4_icache;
54 * Test if a given address is contained in the current icache entry
56 #define IS_IN_ICACHE(addr) (sh4_icache.page_vma == ((addr) & sh4_icache.mask))
58 * Return a pointer for the given vma, under the assumption that it is
59 * actually contained in the current icache entry.
61 #define GET_ICACHE_PTR(addr) (sh4_icache.page + ((addr)-sh4_icache.page_vma))
63 * Return the physical (external) address for the given vma, assuming that it is
64 * actually contained in the current icache entry.
66 #define GET_ICACHE_PHYS(addr) (sh4_icache.page_ppa + ((addr)-sh4_icache.page_vma))
68 /* SH4 module functions */
69 void sh4_init( void );
70 void sh4_reset( void );
72 void sh4_stop( void );
74 /* SH4 peripheral module functions */
75 void CPG_reset( void );
76 void DMAC_reset( void );
77 void DMAC_run_slice( uint32_t );
78 void DMAC_save_state( FILE * );
79 int DMAC_load_state( FILE * );
80 void INTC_reset( void );
81 void INTC_save_state( FILE *f );
82 int INTC_load_state( FILE *f );
83 void MMU_init( void );
84 void MMU_reset( void );
85 void MMU_save_state( FILE *f );
86 int MMU_load_state( FILE *f );
88 void SCIF_reset( void );
89 void SCIF_run_slice( uint32_t );
90 void SCIF_save_state( FILE *f );
91 int SCIF_load_state( FILE *f );
92 void SCIF_update_line_speed(void);
93 void TMU_reset( void );
94 void TMU_run_slice( uint32_t );
95 void TMU_save_state( FILE * );
96 int TMU_load_state( FILE * );
97 void TMU_update_clocks( void );
99 /* SH4 instruction support methods */
100 void sh4_sleep( void );
101 void sh4_fsca( uint32_t angle, float *fr );
102 void sh4_ftrv( float *fv, float *xmtrx );
103 uint32_t sh4_read_sr(void);
104 void sh4_write_sr(uint32_t val);
105 void signsat48(void);
108 #define MMU_VMA_ERROR 0x8000000
110 * Update the sh4_icache structure to contain the specified vma. If the vma
111 * cannot be resolved, an MMU exception is raised and the function returns
112 * FALSE. Otherwise, returns TRUE and updates sh4_icache accordingly.
113 * Note: If the vma resolves to a non-memory area, sh4_icache will be
114 * invalidated, but the function will still return TRUE.
115 * @return FALSE if an MMU exception was raised, otherwise TRUE.
117 gboolean mmu_update_icache( sh4vma_t addr );
120 * Resolve a virtual address through the TLB for a read operation, returning
121 * the resultant P4 or external address. If the resolution fails, the
122 * appropriate MMU exception is raised and the value MMU_VMA_ERROR is returned.
123 * @return An external address (0x00000000-0x1FFFFFFF), a P4 address
124 * (0xE0000000 - 0xFFFFFFFF), or MMU_VMA_ERROR.
126 sh4addr_t mmu_vma_to_phys_read( sh4vma_t addr );
127 sh4addr_t mmu_vma_to_phys_write( sh4vma_t addr );
129 int64_t sh4_read_quad( sh4addr_t addr );
130 int32_t sh4_read_long( sh4addr_t addr );
131 int32_t sh4_read_word( sh4addr_t addr );
132 int32_t sh4_read_byte( sh4addr_t addr );
133 void sh4_write_quad( sh4addr_t addr, uint64_t val );
134 void sh4_write_long( sh4addr_t addr, uint32_t val );
135 void sh4_write_word( sh4addr_t addr, uint32_t val );
136 void sh4_write_byte( sh4addr_t addr, uint32_t val );
137 int32_t sh4_read_phys_word( sh4addr_t addr );
138 void sh4_flush_store_queue( sh4addr_t addr );
141 #define EXC_POWER_RESET 0x000 /* reset vector */
142 #define EXC_MANUAL_RESET 0x020 /* reset vector */
143 #define EXC_TLB_MISS_READ 0x040 /* TLB vector */
144 #define EXC_TLB_MISS_WRITE 0x060 /* TLB vector */
145 #define EXC_INIT_PAGE_WRITE 0x080
146 #define EXC_TLB_PROT_READ 0x0A0
147 #define EXC_TLB_PROT_WRITE 0x0C0
148 #define EXC_DATA_ADDR_READ 0x0E0
149 #define EXC_DATA_ADDR_WRITE 0x100
150 #define EXC_TLB_MULTI_HIT 0x140
151 #define EXC_SLOT_ILLEGAL 0x1A0
152 #define EXC_ILLEGAL 0x180
153 #define EXC_TRAP 0x160
154 #define EXC_FPU_DISABLED 0x800
155 #define EXC_SLOT_FPU_DISABLED 0x820
157 #define EXV_EXCEPTION 0x100 /* General exception vector */
158 #define EXV_TLBMISS 0x400 /* TLB-miss exception vector */
159 #define EXV_INTERRUPT 0x600 /* External interrupt vector */
161 gboolean sh4_raise_exception( int );
162 gboolean sh4_raise_reset( int );
163 gboolean sh4_raise_trap( int );
164 gboolean sh4_raise_slot_exception( int, int );
165 gboolean sh4_raise_tlb_exception( int );
166 void sh4_accept_interrupt( void );
168 #define SIGNEXT4(n) ((((int32_t)(n))<<28)>>28)
169 #define SIGNEXT8(n) ((int32_t)((int8_t)(n)))
170 #define SIGNEXT12(n) ((((int32_t)(n))<<20)>>20)
171 #define SIGNEXT16(n) ((int32_t)((int16_t)(n)))
172 #define SIGNEXT32(n) ((int64_t)((int32_t)(n)))
173 #define SIGNEXT48(n) ((((int64_t)(n))<<16)>>16)
174 #define ZEROEXT32(n) ((int64_t)((uint64_t)((uint32_t)(n))))
176 /* Status Register (SR) bits */
177 #define SR_MD 0x40000000 /* Processor mode ( User=0, Privileged=1 ) */
178 #define SR_RB 0x20000000 /* Register bank (priviledged mode only) */
179 #define SR_BL 0x10000000 /* Exception/interupt block (1 = masked) */
180 #define SR_FD 0x00008000 /* FPU disable */
181 #define SR_M 0x00000200
182 #define SR_Q 0x00000100
183 #define SR_IMASK 0x000000F0 /* Interrupt mask level */
184 #define SR_S 0x00000002 /* Saturation operation for MAC instructions */
185 #define SR_T 0x00000001 /* True/false or carry/borrow */
186 #define SR_MASK 0x700083F3
187 #define SR_MQSTMASK 0xFFFFFCFC /* Mask to clear the flags we're keeping separately */
188 #define SR_MDRB 0x60000000 /* MD+RB mask for convenience */
190 #define IS_SH4_PRIVMODE() (sh4r.sr&SR_MD)
191 #define SH4_INTMASK() ((sh4r.sr&SR_IMASK)>>4)
192 #define SH4_EVENT_PENDING() (sh4r.event_pending <= sh4r.slice_cycle && !sh4r.in_delay_slot)
194 #define FPSCR_FR 0x00200000 /* FPU register bank */
195 #define FPSCR_SZ 0x00100000 /* FPU transfer size (0=32 bits, 1=64 bits) */
196 #define FPSCR_PR 0x00080000 /* Precision (0=32 bites, 1=64 bits) */
197 #define FPSCR_DN 0x00040000 /* Denormalization mode (1 = treat as 0) */
198 #define FPSCR_CAUSE 0x0003F000
199 #define FPSCR_ENABLE 0x00000F80
200 #define FPSCR_FLAG 0x0000007C
201 #define FPSCR_RM 0x00000003 /* Rounding mode (0=nearest, 1=to zero) */
203 #define IS_FPU_DOUBLEPREC() (sh4r.fpscr&FPSCR_PR)
204 #define IS_FPU_DOUBLESIZE() (sh4r.fpscr&FPSCR_SZ)
205 #define IS_FPU_ENABLED() ((sh4r.sr&SR_FD)==0)
207 #define FR(x) sh4r.fr_bank[(x)^1]
208 #define DRF(x) ((double *)sh4r.fr_bank)[x]
209 #define XF(x) sh4r.fr[((~sh4r.fpscr)&FPSCR_FR)>>21][(x)^1]
210 #define XDR(x) ((double *)(sh4r.fr[((~sh4r.fpscr)&FPSCR_FR)>>21]))[x]
211 #define DRb(x,b) ((double *)(sh4r.fr[((b ? (~sh4r.fpscr) : sh4r.fpscr)&FPSCR_FR)>>21]))[x]
212 #define DR(x) DRb((x>>1), (x&1))
213 #define FPULf *((float *)&sh4r.fpul)
214 #define FPULi (sh4r.fpul)
216 #define SH4_WRITE_STORE_QUEUE(addr,val) sh4r.store_queue[(addr>>2)&0xF] = val;
.