2 * $Id: ide.h,v 1.13 2007-01-31 10:58:42 nkeynes Exp $
4 * This file defines the interface and structures of the dreamcast's IDE
5 * port. Note that the register definitions are in asic.h, as the registers
6 * fall into the general ASIC ranges (and I don't want to use smaller pages
7 * at this stage). The registers here are exactly as per the ATA
8 * specifications, which makes things a little easier.
10 * Copyright (c) 2005 Nathan Keynes.
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
28 struct ide_registers {
29 /* IDE interface registers */
30 uint8_t status; /* A05F709C + A05F7018 Read-only */
31 uint8_t control; /* A05F7018 Write-only 01110 */
32 uint8_t error; /* A05F7084 Read-only 10001 */
33 uint8_t feature; /* A05F7084 Write-only 10001 */
34 uint8_t count; /* A05F7088 Read/Write 10010 */
35 uint8_t disc; /* A05F708C Read-only 10011 */
36 uint8_t lba0; /* A05F708C Write-only 10011 (NB: Presumed, TBV */
37 uint8_t lba1; /* A05F7090 Read/Write 10100 */
38 uint8_t lba2; /* A05F7094 Read/Write 10101 */
39 uint8_t device; /* A05F7098 Read/Write 10110 */
40 uint8_t command; /* A05F709C Write-only 10111 */
42 /* Internal IDE state */
43 uint8_t intrq_pending; /* Flag to indicate if the INTRQ line is active */
44 gboolean interface_enabled;
45 gboolean was_reset; /* Flag indicating that the device has just been reset */
48 /* Sense response for the last executed packet command */
49 unsigned char gdrom_sense[10];
52 /* offset in the buffer of the next word to read/write, or -1
58 /* Status reporting information */
59 uint8_t last_read_track;
62 uint32_t sectors_left; /* sectors left after current read */
65 #define IDE_STATE_IDLE 0
66 #define IDE_STATE_CMD_WRITE 1
67 #define IDE_STATE_PIO_READ 2
68 #define IDE_STATE_PIO_WRITE 3
69 #define IDE_STATE_DMA_READ 4
70 #define IDE_STATE_DMA_WRITE 5
71 #define IDE_STATE_BUSY 6
74 #define IDE_STATUS_BSY 0x80 /* Busy */
75 #define IDE_STATUS_DRDY 0x40 /* Device ready */
76 #define IDE_STATUS_DMRD 0x20 /* DMA Request */
77 #define IDE_STATUS_SERV 0x10
78 #define IDE_STATUS_DRQ 0x08
79 #define IDE_STATUS_CHK 0x01 /* Check condition (ie error) */
81 #define IDE_FEAT_DMA 0x01
82 #define IDE_FEAT_OVL 0x02
84 #define IDE_COUNT_CD 0x01 /* Command (1)/Data (0) */
85 #define IDE_COUNT_IO 0x02 /* Input (1)/Output (0) */
86 #define IDE_COUNT_REL 0x04 /* Release device */
89 #define IDE_CTL_RESET 0x04
90 #define IDE_CTL_IRQEN 0x02 /* IRQ enabled when == 0 */
92 #define IDE_CMD_NOP 0x00
93 #define IDE_CMD_RESET_DEVICE 0x08
94 #define IDE_CMD_PACKET 0xA0
95 #define IDE_CMD_IDENTIFY_PACKET_DEVICE 0xA1
96 #define IDE_CMD_SERVICE 0xA2
97 #define IDE_CMD_SET_FEATURE 0xEF
99 #define IDE_FEAT_SET_TRANSFER_MODE 0x03
100 #define IDE_XFER_PIO 0x00
101 #define IDE_XFER_PIO_FLOW 0x08
102 #define IDE_XFER_MULTI_DMA 0x20
103 #define IDE_XFER_ULTRA_DMA 0x40
105 extern struct ide_registers idereg;
107 /* Note: control can be written at any time - all other registers are writable
108 * only when ide_can_write_regs() is true
110 #define ide_can_write_regs() ((idereg.status&0x80)==0)
111 #define IS_IDE_IRQ_ENABLED() ((idereg.control&0x02)==0)
114 uint16_t ide_read_data_pio(void);
115 void ide_write_data_pio( uint16_t value );
116 uint32_t ide_read_data_dma( uint32_t addr, uint32_t length );
117 uint8_t ide_read_status(void);
118 uint8_t ide_get_drive_status(void);
119 void ide_write_buffer( unsigned char *data, int length );
121 void ide_write_command( uint8_t command );
122 void ide_write_control( uint8_t value );
124 void ide_dma_read_req( uint32_t addr, uint32_t length );
.