Search
lxdream.org :: lxdream/src/sh4/sh4x86.c
lxdream 0.9.1
released Jun 29
Download Now
filename src/sh4/sh4x86.c
changeset 604:1024c3a9cb88
prev601:d8d1af0d133c
next626:a010e30a30e9
author nkeynes
date Sat Jan 26 02:45:27 2008 +0000 (16 years ago)
permissions -rw-r--r--
last change Bug #50: Implement mouse and keyboard
file annotate diff log raw
nkeynes@359
     1
/**
nkeynes@586
     2
 * $Id$
nkeynes@359
     3
 * 
nkeynes@359
     4
 * SH4 => x86 translation. This version does no real optimization, it just
nkeynes@359
     5
 * outputs straight-line x86 code - it mainly exists to provide a baseline
nkeynes@359
     6
 * to test the optimizing versions against.
nkeynes@359
     7
 *
nkeynes@359
     8
 * Copyright (c) 2007 Nathan Keynes.
nkeynes@359
     9
 *
nkeynes@359
    10
 * This program is free software; you can redistribute it and/or modify
nkeynes@359
    11
 * it under the terms of the GNU General Public License as published by
nkeynes@359
    12
 * the Free Software Foundation; either version 2 of the License, or
nkeynes@359
    13
 * (at your option) any later version.
nkeynes@359
    14
 *
nkeynes@359
    15
 * This program is distributed in the hope that it will be useful,
nkeynes@359
    16
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
nkeynes@359
    17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
nkeynes@359
    18
 * GNU General Public License for more details.
nkeynes@359
    19
 */
nkeynes@359
    20
nkeynes@368
    21
#include <assert.h>
nkeynes@388
    22
#include <math.h>
nkeynes@368
    23
nkeynes@380
    24
#ifndef NDEBUG
nkeynes@380
    25
#define DEBUG_JUMPS 1
nkeynes@380
    26
#endif
nkeynes@380
    27
nkeynes@417
    28
#include "sh4/xltcache.h"
nkeynes@368
    29
#include "sh4/sh4core.h"
nkeynes@368
    30
#include "sh4/sh4trans.h"
nkeynes@388
    31
#include "sh4/sh4mmio.h"
nkeynes@368
    32
#include "sh4/x86op.h"
nkeynes@368
    33
#include "clock.h"
nkeynes@368
    34
nkeynes@368
    35
#define DEFAULT_BACKPATCH_SIZE 4096
nkeynes@368
    36
nkeynes@586
    37
struct backpatch_record {
nkeynes@604
    38
    uint32_t fixup_offset;
nkeynes@586
    39
    uint32_t fixup_icount;
nkeynes@596
    40
    int32_t exc_code;
nkeynes@586
    41
};
nkeynes@586
    42
nkeynes@586
    43
#define MAX_RECOVERY_SIZE 2048
nkeynes@586
    44
nkeynes@590
    45
#define DELAY_NONE 0
nkeynes@590
    46
#define DELAY_PC 1
nkeynes@590
    47
#define DELAY_PC_PR 2
nkeynes@590
    48
nkeynes@368
    49
/** 
nkeynes@368
    50
 * Struct to manage internal translation state. This state is not saved -
nkeynes@368
    51
 * it is only valid between calls to sh4_translate_begin_block() and
nkeynes@368
    52
 * sh4_translate_end_block()
nkeynes@368
    53
 */
nkeynes@368
    54
struct sh4_x86_state {
nkeynes@590
    55
    int in_delay_slot;
nkeynes@368
    56
    gboolean priv_checked; /* true if we've already checked the cpu mode. */
nkeynes@368
    57
    gboolean fpuen_checked; /* true if we've already checked fpu enabled. */
nkeynes@409
    58
    gboolean branch_taken; /* true if we branched unconditionally */
nkeynes@408
    59
    uint32_t block_start_pc;
nkeynes@547
    60
    uint32_t stack_posn;   /* Trace stack height for alignment purposes */
nkeynes@417
    61
    int tstate;
nkeynes@368
    62
nkeynes@586
    63
    /* mode flags */
nkeynes@586
    64
    gboolean tlb_on; /* True if tlb translation is active */
nkeynes@586
    65
nkeynes@368
    66
    /* Allocated memory for the (block-wide) back-patch list */
nkeynes@586
    67
    struct backpatch_record *backpatch_list;
nkeynes@368
    68
    uint32_t backpatch_posn;
nkeynes@368
    69
    uint32_t backpatch_size;
nkeynes@368
    70
};
nkeynes@368
    71
nkeynes@417
    72
#define TSTATE_NONE -1
nkeynes@417
    73
#define TSTATE_O    0
nkeynes@417
    74
#define TSTATE_C    2
nkeynes@417
    75
#define TSTATE_E    4
nkeynes@417
    76
#define TSTATE_NE   5
nkeynes@417
    77
#define TSTATE_G    0xF
nkeynes@417
    78
#define TSTATE_GE   0xD
nkeynes@417
    79
#define TSTATE_A    7
nkeynes@417
    80
#define TSTATE_AE   3
nkeynes@417
    81
nkeynes@417
    82
/** Branch if T is set (either in the current cflags, or in sh4r.t) */
nkeynes@417
    83
#define JT_rel8(rel8,label) if( sh4_x86.tstate == TSTATE_NONE ) { \
nkeynes@417
    84
	CMP_imm8s_sh4r( 1, R_T ); sh4_x86.tstate = TSTATE_E; } \
nkeynes@417
    85
    OP(0x70+sh4_x86.tstate); OP(rel8); \
nkeynes@417
    86
    MARK_JMP(rel8,label)
nkeynes@417
    87
/** Branch if T is clear (either in the current cflags or in sh4r.t) */
nkeynes@417
    88
#define JF_rel8(rel8,label) if( sh4_x86.tstate == TSTATE_NONE ) { \
nkeynes@417
    89
	CMP_imm8s_sh4r( 1, R_T ); sh4_x86.tstate = TSTATE_E; } \
nkeynes@417
    90
    OP(0x70+ (sh4_x86.tstate^1)); OP(rel8); \
nkeynes@417
    91
    MARK_JMP(rel8, label)
nkeynes@417
    92
nkeynes@368
    93
static struct sh4_x86_state sh4_x86;
nkeynes@368
    94
nkeynes@388
    95
static uint32_t max_int = 0x7FFFFFFF;
nkeynes@388
    96
static uint32_t min_int = 0x80000000;
nkeynes@394
    97
static uint32_t save_fcw; /* save value for fpu control word */
nkeynes@394
    98
static uint32_t trunc_fcw = 0x0F7F; /* fcw value for truncation mode */
nkeynes@386
    99
nkeynes@368
   100
void sh4_x86_init()
nkeynes@368
   101
{
nkeynes@368
   102
    sh4_x86.backpatch_list = malloc(DEFAULT_BACKPATCH_SIZE);
nkeynes@586
   103
    sh4_x86.backpatch_size = DEFAULT_BACKPATCH_SIZE / sizeof(struct backpatch_record);
nkeynes@368
   104
}
nkeynes@368
   105
nkeynes@368
   106
nkeynes@586
   107
static void sh4_x86_add_backpatch( uint8_t *fixup_addr, uint32_t fixup_pc, uint32_t exc_code )
nkeynes@368
   108
{
nkeynes@368
   109
    if( sh4_x86.backpatch_posn == sh4_x86.backpatch_size ) {
nkeynes@368
   110
	sh4_x86.backpatch_size <<= 1;
nkeynes@586
   111
	sh4_x86.backpatch_list = realloc( sh4_x86.backpatch_list, 
nkeynes@586
   112
					  sh4_x86.backpatch_size * sizeof(struct backpatch_record));
nkeynes@368
   113
	assert( sh4_x86.backpatch_list != NULL );
nkeynes@368
   114
    }
nkeynes@586
   115
    if( sh4_x86.in_delay_slot ) {
nkeynes@586
   116
	fixup_pc -= 2;
nkeynes@586
   117
    }
nkeynes@604
   118
    sh4_x86.backpatch_list[sh4_x86.backpatch_posn].fixup_offset = 
nkeynes@604
   119
	((uint8_t *)fixup_addr) - ((uint8_t *)xlat_current_block->code);
nkeynes@586
   120
    sh4_x86.backpatch_list[sh4_x86.backpatch_posn].fixup_icount = (fixup_pc - sh4_x86.block_start_pc)>>1;
nkeynes@586
   121
    sh4_x86.backpatch_list[sh4_x86.backpatch_posn].exc_code = exc_code;
nkeynes@586
   122
    sh4_x86.backpatch_posn++;
nkeynes@368
   123
}
nkeynes@368
   124
nkeynes@359
   125
/**
nkeynes@359
   126
 * Emit an instruction to load an SH4 reg into a real register
nkeynes@359
   127
 */
nkeynes@359
   128
static inline void load_reg( int x86reg, int sh4reg ) 
nkeynes@359
   129
{
nkeynes@359
   130
    /* mov [bp+n], reg */
nkeynes@361
   131
    OP(0x8B);
nkeynes@361
   132
    OP(0x45 + (x86reg<<3));
nkeynes@359
   133
    OP(REG_OFFSET(r[sh4reg]));
nkeynes@359
   134
}
nkeynes@359
   135
nkeynes@374
   136
static inline void load_reg16s( int x86reg, int sh4reg )
nkeynes@368
   137
{
nkeynes@374
   138
    OP(0x0F);
nkeynes@374
   139
    OP(0xBF);
nkeynes@374
   140
    MODRM_r32_sh4r(x86reg, REG_OFFSET(r[sh4reg]));
nkeynes@368
   141
}
nkeynes@368
   142
nkeynes@374
   143
static inline void load_reg16u( int x86reg, int sh4reg )
nkeynes@368
   144
{
nkeynes@374
   145
    OP(0x0F);
nkeynes@374
   146
    OP(0xB7);
nkeynes@374
   147
    MODRM_r32_sh4r(x86reg, REG_OFFSET(r[sh4reg]));
nkeynes@374
   148
nkeynes@368
   149
}
nkeynes@368
   150
nkeynes@380
   151
#define load_spreg( x86reg, regoff ) MOV_sh4r_r32( regoff, x86reg )
nkeynes@380
   152
#define store_spreg( x86reg, regoff ) MOV_r32_sh4r( x86reg, regoff )
nkeynes@359
   153
/**
nkeynes@359
   154
 * Emit an instruction to load an immediate value into a register
nkeynes@359
   155
 */
nkeynes@359
   156
static inline void load_imm32( int x86reg, uint32_t value ) {
nkeynes@359
   157
    /* mov #value, reg */
nkeynes@359
   158
    OP(0xB8 + x86reg);
nkeynes@359
   159
    OP32(value);
nkeynes@359
   160
}
nkeynes@359
   161
nkeynes@359
   162
/**
nkeynes@527
   163
 * Load an immediate 64-bit quantity (note: x86-64 only)
nkeynes@527
   164
 */
nkeynes@527
   165
static inline void load_imm64( int x86reg, uint32_t value ) {
nkeynes@527
   166
    /* mov #value, reg */
nkeynes@527
   167
    REXW();
nkeynes@527
   168
    OP(0xB8 + x86reg);
nkeynes@527
   169
    OP64(value);
nkeynes@527
   170
}
nkeynes@527
   171
nkeynes@527
   172
nkeynes@527
   173
/**
nkeynes@359
   174
 * Emit an instruction to store an SH4 reg (RN)
nkeynes@359
   175
 */
nkeynes@359
   176
void static inline store_reg( int x86reg, int sh4reg ) {
nkeynes@359
   177
    /* mov reg, [bp+n] */
nkeynes@361
   178
    OP(0x89);
nkeynes@361
   179
    OP(0x45 + (x86reg<<3));
nkeynes@359
   180
    OP(REG_OFFSET(r[sh4reg]));
nkeynes@359
   181
}
nkeynes@374
   182
nkeynes@374
   183
#define load_fr_bank(bankreg) load_spreg( bankreg, REG_OFFSET(fr_bank))
nkeynes@374
   184
nkeynes@375
   185
/**
nkeynes@375
   186
 * Load an FR register (single-precision floating point) into an integer x86
nkeynes@375
   187
 * register (eg for register-to-register moves)
nkeynes@375
   188
 */
nkeynes@375
   189
void static inline load_fr( int bankreg, int x86reg, int frm )
nkeynes@375
   190
{
nkeynes@375
   191
    OP(0x8B); OP(0x40+bankreg+(x86reg<<3)); OP((frm^1)<<2);
nkeynes@375
   192
}
nkeynes@375
   193
nkeynes@375
   194
/**
nkeynes@375
   195
 * Store an FR register (single-precision floating point) into an integer x86
nkeynes@375
   196
 * register (eg for register-to-register moves)
nkeynes@375
   197
 */
nkeynes@375
   198
void static inline store_fr( int bankreg, int x86reg, int frn )
nkeynes@375
   199
{
nkeynes@375
   200
    OP(0x89);  OP(0x40+bankreg+(x86reg<<3)); OP((frn^1)<<2);
nkeynes@375
   201
}
nkeynes@375
   202
nkeynes@375
   203
nkeynes@375
   204
/**
nkeynes@375
   205
 * Load a pointer to the back fp back into the specified x86 register. The
nkeynes@375
   206
 * bankreg must have been previously loaded with FPSCR.
nkeynes@388
   207
 * NB: 12 bytes
nkeynes@375
   208
 */
nkeynes@374
   209
static inline void load_xf_bank( int bankreg )
nkeynes@374
   210
{
nkeynes@386
   211
    NOT_r32( bankreg );
nkeynes@374
   212
    SHR_imm8_r32( (21 - 6), bankreg ); // Extract bit 21 then *64 for bank size
nkeynes@374
   213
    AND_imm8s_r32( 0x40, bankreg );    // Complete extraction
nkeynes@374
   214
    OP(0x8D); OP(0x44+(bankreg<<3)); OP(0x28+bankreg); OP(REG_OFFSET(fr)); // LEA [ebp+bankreg+disp], bankreg
nkeynes@374
   215
}
nkeynes@374
   216
nkeynes@375
   217
/**
nkeynes@386
   218
 * Update the fr_bank pointer based on the current fpscr value.
nkeynes@386
   219
 */
nkeynes@386
   220
static inline void update_fr_bank( int fpscrreg )
nkeynes@386
   221
{
nkeynes@386
   222
    SHR_imm8_r32( (21 - 6), fpscrreg ); // Extract bit 21 then *64 for bank size
nkeynes@386
   223
    AND_imm8s_r32( 0x40, fpscrreg );    // Complete extraction
nkeynes@386
   224
    OP(0x8D); OP(0x44+(fpscrreg<<3)); OP(0x28+fpscrreg); OP(REG_OFFSET(fr)); // LEA [ebp+fpscrreg+disp], fpscrreg
nkeynes@386
   225
    store_spreg( fpscrreg, REG_OFFSET(fr_bank) );
nkeynes@386
   226
}
nkeynes@386
   227
/**
nkeynes@377
   228
 * Push FPUL (as a 32-bit float) onto the FPU stack
nkeynes@377
   229
 */
nkeynes@377
   230
static inline void push_fpul( )
nkeynes@377
   231
{
nkeynes@377
   232
    OP(0xD9); OP(0x45); OP(R_FPUL);
nkeynes@377
   233
}
nkeynes@377
   234
nkeynes@377
   235
/**
nkeynes@377
   236
 * Pop FPUL (as a 32-bit float) from the FPU stack
nkeynes@377
   237
 */
nkeynes@377
   238
static inline void pop_fpul( )
nkeynes@377
   239
{
nkeynes@377
   240
    OP(0xD9); OP(0x5D); OP(R_FPUL);
nkeynes@377
   241
}
nkeynes@377
   242
nkeynes@377
   243
/**
nkeynes@375
   244
 * Push a 32-bit float onto the FPU stack, with bankreg previously loaded
nkeynes@375
   245
 * with the location of the current fp bank.
nkeynes@375
   246
 */
nkeynes@374
   247
static inline void push_fr( int bankreg, int frm ) 
nkeynes@374
   248
{
nkeynes@374
   249
    OP(0xD9); OP(0x40 + bankreg); OP((frm^1)<<2);  // FLD.S [bankreg + frm^1*4]
nkeynes@374
   250
}
nkeynes@374
   251
nkeynes@375
   252
/**
nkeynes@375
   253
 * Pop a 32-bit float from the FPU stack and store it back into the fp bank, 
nkeynes@375
   254
 * with bankreg previously loaded with the location of the current fp bank.
nkeynes@375
   255
 */
nkeynes@374
   256
static inline void pop_fr( int bankreg, int frm )
nkeynes@374
   257
{
nkeynes@374
   258
    OP(0xD9); OP(0x58 + bankreg); OP((frm^1)<<2); // FST.S [bankreg + frm^1*4]
nkeynes@374
   259
}
nkeynes@374
   260
nkeynes@375
   261
/**
nkeynes@375
   262
 * Push a 64-bit double onto the FPU stack, with bankreg previously loaded
nkeynes@375
   263
 * with the location of the current fp bank.
nkeynes@375
   264
 */
nkeynes@374
   265
static inline void push_dr( int bankreg, int frm )
nkeynes@374
   266
{
nkeynes@377
   267
    OP(0xDD); OP(0x40 + bankreg); OP(frm<<2); // FLD.D [bankreg + frm*4]
nkeynes@374
   268
}
nkeynes@374
   269
nkeynes@374
   270
static inline void pop_dr( int bankreg, int frm )
nkeynes@374
   271
{
nkeynes@377
   272
    OP(0xDD); OP(0x58 + bankreg); OP(frm<<2); // FST.D [bankreg + frm*4]
nkeynes@374
   273
}
nkeynes@374
   274
nkeynes@368
   275
/* Exception checks - Note that all exception checks will clobber EAX */
nkeynes@416
   276
nkeynes@416
   277
#define check_priv( ) \
nkeynes@416
   278
    if( !sh4_x86.priv_checked ) { \
nkeynes@416
   279
	sh4_x86.priv_checked = TRUE;\
nkeynes@416
   280
	load_spreg( R_EAX, R_SR );\
nkeynes@416
   281
	AND_imm32_r32( SR_MD, R_EAX );\
nkeynes@416
   282
	if( sh4_x86.in_delay_slot ) {\
nkeynes@586
   283
	    JE_exc( EXC_SLOT_ILLEGAL );\
nkeynes@416
   284
	} else {\
nkeynes@586
   285
	    JE_exc( EXC_ILLEGAL );\
nkeynes@416
   286
	}\
nkeynes@416
   287
    }\
nkeynes@416
   288
nkeynes@416
   289
#define check_fpuen( ) \
nkeynes@416
   290
    if( !sh4_x86.fpuen_checked ) {\
nkeynes@416
   291
	sh4_x86.fpuen_checked = TRUE;\
nkeynes@416
   292
	load_spreg( R_EAX, R_SR );\
nkeynes@416
   293
	AND_imm32_r32( SR_FD, R_EAX );\
nkeynes@416
   294
	if( sh4_x86.in_delay_slot ) {\
nkeynes@586
   295
	    JNE_exc(EXC_SLOT_FPU_DISABLED);\
nkeynes@416
   296
	} else {\
nkeynes@586
   297
	    JNE_exc(EXC_FPU_DISABLED);\
nkeynes@416
   298
	}\
nkeynes@416
   299
    }
nkeynes@416
   300
nkeynes@586
   301
#define check_ralign16( x86reg ) \
nkeynes@586
   302
    TEST_imm32_r32( 0x00000001, x86reg ); \
nkeynes@586
   303
    JNE_exc(EXC_DATA_ADDR_READ)
nkeynes@416
   304
nkeynes@586
   305
#define check_walign16( x86reg ) \
nkeynes@586
   306
    TEST_imm32_r32( 0x00000001, x86reg ); \
nkeynes@586
   307
    JNE_exc(EXC_DATA_ADDR_WRITE);
nkeynes@368
   308
nkeynes@586
   309
#define check_ralign32( x86reg ) \
nkeynes@586
   310
    TEST_imm32_r32( 0x00000003, x86reg ); \
nkeynes@586
   311
    JNE_exc(EXC_DATA_ADDR_READ)
nkeynes@368
   312
nkeynes@586
   313
#define check_walign32( x86reg ) \
nkeynes@586
   314
    TEST_imm32_r32( 0x00000003, x86reg ); \
nkeynes@586
   315
    JNE_exc(EXC_DATA_ADDR_WRITE);
nkeynes@368
   316
nkeynes@361
   317
#define UNDEF()
nkeynes@361
   318
#define MEM_RESULT(value_reg) if(value_reg != R_EAX) { MOV_r32_r32(R_EAX,value_reg); }
nkeynes@361
   319
#define MEM_READ_BYTE( addr_reg, value_reg ) call_func1(sh4_read_byte, addr_reg ); MEM_RESULT(value_reg)
nkeynes@361
   320
#define MEM_READ_WORD( addr_reg, value_reg ) call_func1(sh4_read_word, addr_reg ); MEM_RESULT(value_reg)
nkeynes@361
   321
#define MEM_READ_LONG( addr_reg, value_reg ) call_func1(sh4_read_long, addr_reg ); MEM_RESULT(value_reg)
nkeynes@361
   322
#define MEM_WRITE_BYTE( addr_reg, value_reg ) call_func2(sh4_write_byte, addr_reg, value_reg)
nkeynes@361
   323
#define MEM_WRITE_WORD( addr_reg, value_reg ) call_func2(sh4_write_word, addr_reg, value_reg)
nkeynes@361
   324
#define MEM_WRITE_LONG( addr_reg, value_reg ) call_func2(sh4_write_long, addr_reg, value_reg)
nkeynes@361
   325
nkeynes@586
   326
/**
nkeynes@586
   327
 * Perform MMU translation on the address in addr_reg for a read operation, iff the TLB is turned 
nkeynes@586
   328
 * on, otherwise do nothing. Clobbers EAX, ECX and EDX. May raise a TLB exception or address error.
nkeynes@586
   329
 */
nkeynes@586
   330
#define MMU_TRANSLATE_READ( addr_reg ) if( sh4_x86.tlb_on ) { call_func1(mmu_vma_to_phys_read, addr_reg); CMP_imm32_r32(MMU_VMA_ERROR, R_EAX); JE_exc(-1); MEM_RESULT(addr_reg); }
nkeynes@596
   331
nkeynes@596
   332
#define MMU_TRANSLATE_READ_EXC( addr_reg, exc_code ) if( sh4_x86.tlb_on ) { call_func1(mmu_vma_to_phys_read, addr_reg); CMP_imm32_r32(MMU_VMA_ERROR, R_EAX); JE_exc(exc_code); MEM_RESULT(addr_reg) }
nkeynes@586
   333
/**
nkeynes@586
   334
 * Perform MMU translation on the address in addr_reg for a write operation, iff the TLB is turned 
nkeynes@586
   335
 * on, otherwise do nothing. Clobbers EAX, ECX and EDX. May raise a TLB exception or address error.
nkeynes@586
   336
 */
nkeynes@586
   337
#define MMU_TRANSLATE_WRITE( addr_reg ) if( sh4_x86.tlb_on ) { call_func1(mmu_vma_to_phys_write, addr_reg); CMP_imm32_r32(MMU_VMA_ERROR, R_EAX); JE_exc(-1); MEM_RESULT(addr_reg); }
nkeynes@368
   338
nkeynes@586
   339
#define MEM_READ_SIZE (CALL_FUNC1_SIZE)
nkeynes@586
   340
#define MEM_WRITE_SIZE (CALL_FUNC2_SIZE)
nkeynes@586
   341
#define MMU_TRANSLATE_SIZE (sh4_x86.tlb_on ? (CALL_FUNC1_SIZE + 12) : 0 )
nkeynes@586
   342
nkeynes@590
   343
#define SLOTILLEGAL() JMP_exc(EXC_SLOT_ILLEGAL); sh4_x86.in_delay_slot = DELAY_NONE; return 1;
nkeynes@388
   344
nkeynes@539
   345
/****** Import appropriate calling conventions ******/
nkeynes@539
   346
#if SH4_TRANSLATOR == TARGET_X86_64
nkeynes@539
   347
#include "sh4/ia64abi.h"
nkeynes@539
   348
#else /* SH4_TRANSLATOR == TARGET_X86 */
nkeynes@539
   349
#ifdef APPLE_BUILD
nkeynes@539
   350
#include "sh4/ia32mac.h"
nkeynes@539
   351
#else
nkeynes@539
   352
#include "sh4/ia32abi.h"
nkeynes@539
   353
#endif
nkeynes@539
   354
#endif
nkeynes@539
   355
nkeynes@593
   356
uint32_t sh4_translate_end_block_size()
nkeynes@593
   357
{
nkeynes@596
   358
    if( sh4_x86.backpatch_posn <= 3 ) {
nkeynes@596
   359
	return EPILOGUE_SIZE + (sh4_x86.backpatch_posn*12);
nkeynes@596
   360
    } else {
nkeynes@596
   361
	return EPILOGUE_SIZE + 48 + (sh4_x86.backpatch_posn-3)*15;
nkeynes@596
   362
    }
nkeynes@593
   363
}
nkeynes@593
   364
nkeynes@593
   365
nkeynes@590
   366
/**
nkeynes@590
   367
 * Embed a breakpoint into the generated code
nkeynes@590
   368
 */
nkeynes@586
   369
void sh4_translate_emit_breakpoint( sh4vma_t pc )
nkeynes@586
   370
{
nkeynes@591
   371
    load_imm32( R_EAX, pc );
nkeynes@591
   372
    call_func1( sh4_translate_breakpoint_hit, R_EAX );
nkeynes@586
   373
}
nkeynes@590
   374
nkeynes@601
   375
nkeynes@601
   376
#define UNTRANSLATABLE(pc) !IS_IN_ICACHE(pc)
nkeynes@601
   377
nkeynes@590
   378
/**
nkeynes@590
   379
 * Embed a call to sh4_execute_instruction for situations that we
nkeynes@601
   380
 * can't translate (just page-crossing delay slots at the moment).
nkeynes@601
   381
 * Caller is responsible for setting new_pc before calling this function.
nkeynes@601
   382
 *
nkeynes@601
   383
 * Performs:
nkeynes@601
   384
 *   Set PC = endpc
nkeynes@601
   385
 *   Set sh4r.in_delay_slot = sh4_x86.in_delay_slot
nkeynes@601
   386
 *   Update slice_cycle for endpc+2 (single step doesn't update slice_cycle)
nkeynes@601
   387
 *   Call sh4_execute_instruction
nkeynes@601
   388
 *   Call xlat_get_code_by_vma / xlat_get_code as for normal exit
nkeynes@590
   389
 */
nkeynes@601
   390
void exit_block_emu( sh4vma_t endpc )
nkeynes@590
   391
{
nkeynes@590
   392
    load_imm32( R_ECX, endpc - sh4_x86.block_start_pc );   // 5
nkeynes@590
   393
    ADD_r32_sh4r( R_ECX, R_PC );
nkeynes@586
   394
    
nkeynes@601
   395
    load_imm32( R_ECX, (((endpc - sh4_x86.block_start_pc)>>1)+1)*sh4_cpu_period ); // 5
nkeynes@590
   396
    ADD_r32_sh4r( R_ECX, REG_OFFSET(slice_cycle) );     // 6
nkeynes@590
   397
    load_imm32( R_ECX, sh4_x86.in_delay_slot ? 1 : 0 );
nkeynes@590
   398
    store_spreg( R_ECX, REG_OFFSET(in_delay_slot) );
nkeynes@590
   399
nkeynes@590
   400
    call_func0( sh4_execute_instruction );    
nkeynes@601
   401
    load_spreg( R_EAX, R_PC );
nkeynes@590
   402
    if( sh4_x86.tlb_on ) {
nkeynes@590
   403
	call_func1(xlat_get_code_by_vma,R_EAX);
nkeynes@590
   404
    } else {
nkeynes@590
   405
	call_func1(xlat_get_code,R_EAX);
nkeynes@590
   406
    }
nkeynes@601
   407
    AND_imm8s_rptr( 0xFC, R_EAX );
nkeynes@590
   408
    POP_r32(R_EBP);
nkeynes@590
   409
    RET();
nkeynes@590
   410
} 
nkeynes@539
   411
nkeynes@359
   412
/**
nkeynes@359
   413
 * Translate a single instruction. Delayed branches are handled specially
nkeynes@359
   414
 * by translating both branch and delayed instruction as a single unit (as
nkeynes@359
   415
 * 
nkeynes@586
   416
 * The instruction MUST be in the icache (assert check)
nkeynes@359
   417
 *
nkeynes@359
   418
 * @return true if the instruction marks the end of a basic block
nkeynes@359
   419
 * (eg a branch or 
nkeynes@359
   420
 */
nkeynes@590
   421
uint32_t sh4_translate_instruction( sh4vma_t pc )
nkeynes@359
   422
{
nkeynes@388
   423
    uint32_t ir;
nkeynes@586
   424
    /* Read instruction from icache */
nkeynes@586
   425
    assert( IS_IN_ICACHE(pc) );
nkeynes@586
   426
    ir = *(uint16_t *)GET_ICACHE_PTR(pc);
nkeynes@586
   427
    
nkeynes@586
   428
	/* PC is not in the current icache - this usually means we're running
nkeynes@586
   429
	 * with MMU on, and we've gone past the end of the page. And since 
nkeynes@586
   430
	 * sh4_translate_block is pretty careful about this, it means we're
nkeynes@586
   431
	 * almost certainly in a delay slot.
nkeynes@586
   432
	 *
nkeynes@586
   433
	 * Since we can't assume the page is present (and we can't fault it in
nkeynes@586
   434
	 * at this point, inline a call to sh4_execute_instruction (with a few
nkeynes@586
   435
	 * small repairs to cope with the different environment).
nkeynes@586
   436
	 */
nkeynes@586
   437
nkeynes@586
   438
    if( !sh4_x86.in_delay_slot ) {
nkeynes@596
   439
	sh4_translate_add_recovery( (pc - sh4_x86.block_start_pc)>>1 );
nkeynes@388
   440
    }
nkeynes@359
   441
        switch( (ir&0xF000) >> 12 ) {
nkeynes@359
   442
            case 0x0:
nkeynes@359
   443
                switch( ir&0xF ) {
nkeynes@359
   444
                    case 0x2:
nkeynes@359
   445
                        switch( (ir&0x80) >> 7 ) {
nkeynes@359
   446
                            case 0x0:
nkeynes@359
   447
                                switch( (ir&0x70) >> 4 ) {
nkeynes@359
   448
                                    case 0x0:
nkeynes@359
   449
                                        { /* STC SR, Rn */
nkeynes@359
   450
                                        uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@386
   451
                                        check_priv();
nkeynes@374
   452
                                        call_func0(sh4_read_sr);
nkeynes@368
   453
                                        store_reg( R_EAX, Rn );
nkeynes@417
   454
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   455
                                        }
nkeynes@359
   456
                                        break;
nkeynes@359
   457
                                    case 0x1:
nkeynes@359
   458
                                        { /* STC GBR, Rn */
nkeynes@359
   459
                                        uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
   460
                                        load_spreg( R_EAX, R_GBR );
nkeynes@359
   461
                                        store_reg( R_EAX, Rn );
nkeynes@359
   462
                                        }
nkeynes@359
   463
                                        break;
nkeynes@359
   464
                                    case 0x2:
nkeynes@359
   465
                                        { /* STC VBR, Rn */
nkeynes@359
   466
                                        uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@386
   467
                                        check_priv();
nkeynes@359
   468
                                        load_spreg( R_EAX, R_VBR );
nkeynes@359
   469
                                        store_reg( R_EAX, Rn );
nkeynes@417
   470
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   471
                                        }
nkeynes@359
   472
                                        break;
nkeynes@359
   473
                                    case 0x3:
nkeynes@359
   474
                                        { /* STC SSR, Rn */
nkeynes@359
   475
                                        uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@386
   476
                                        check_priv();
nkeynes@359
   477
                                        load_spreg( R_EAX, R_SSR );
nkeynes@359
   478
                                        store_reg( R_EAX, Rn );
nkeynes@417
   479
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   480
                                        }
nkeynes@359
   481
                                        break;
nkeynes@359
   482
                                    case 0x4:
nkeynes@359
   483
                                        { /* STC SPC, Rn */
nkeynes@359
   484
                                        uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@386
   485
                                        check_priv();
nkeynes@359
   486
                                        load_spreg( R_EAX, R_SPC );
nkeynes@359
   487
                                        store_reg( R_EAX, Rn );
nkeynes@417
   488
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   489
                                        }
nkeynes@359
   490
                                        break;
nkeynes@359
   491
                                    default:
nkeynes@359
   492
                                        UNDEF();
nkeynes@359
   493
                                        break;
nkeynes@359
   494
                                }
nkeynes@359
   495
                                break;
nkeynes@359
   496
                            case 0x1:
nkeynes@359
   497
                                { /* STC Rm_BANK, Rn */
nkeynes@359
   498
                                uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm_BANK = ((ir>>4)&0x7); 
nkeynes@386
   499
                                check_priv();
nkeynes@374
   500
                                load_spreg( R_EAX, REG_OFFSET(r_bank[Rm_BANK]) );
nkeynes@374
   501
                                store_reg( R_EAX, Rn );
nkeynes@417
   502
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   503
                                }
nkeynes@359
   504
                                break;
nkeynes@359
   505
                        }
nkeynes@359
   506
                        break;
nkeynes@359
   507
                    case 0x3:
nkeynes@359
   508
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
   509
                            case 0x0:
nkeynes@359
   510
                                { /* BSRF Rn */
nkeynes@359
   511
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@374
   512
                                if( sh4_x86.in_delay_slot ) {
nkeynes@374
   513
                            	SLOTILLEGAL();
nkeynes@374
   514
                                } else {
nkeynes@590
   515
                            	load_spreg( R_EAX, R_PC );
nkeynes@590
   516
                            	ADD_imm32_r32( pc + 4 - sh4_x86.block_start_pc, R_EAX );
nkeynes@590
   517
                            	store_spreg( R_EAX, R_PR );
nkeynes@590
   518
                            	ADD_sh4r_r32( REG_OFFSET(r[Rn]), R_EAX );
nkeynes@590
   519
                            	store_spreg( R_EAX, R_NEW_PC );
nkeynes@590
   520
                            
nkeynes@601
   521
                            	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@417
   522
                            	sh4_x86.tstate = TSTATE_NONE;
nkeynes@409
   523
                            	sh4_x86.branch_taken = TRUE;
nkeynes@601
   524
                            	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
   525
                            	    exit_block_emu(pc+2);
nkeynes@601
   526
                            	    return 2;
nkeynes@601
   527
                            	} else {
nkeynes@601
   528
                            	    sh4_translate_instruction( pc + 2 );
nkeynes@601
   529
                            	    exit_block_newpcset(pc+2);
nkeynes@601
   530
                            	    return 4;
nkeynes@601
   531
                            	}
nkeynes@374
   532
                                }
nkeynes@359
   533
                                }
nkeynes@359
   534
                                break;
nkeynes@359
   535
                            case 0x2:
nkeynes@359
   536
                                { /* BRAF Rn */
nkeynes@359
   537
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@374
   538
                                if( sh4_x86.in_delay_slot ) {
nkeynes@374
   539
                            	SLOTILLEGAL();
nkeynes@374
   540
                                } else {
nkeynes@590
   541
                            	load_spreg( R_EAX, R_PC );
nkeynes@590
   542
                            	ADD_imm32_r32( pc + 4 - sh4_x86.block_start_pc, R_EAX );
nkeynes@590
   543
                            	ADD_sh4r_r32( REG_OFFSET(r[Rn]), R_EAX );
nkeynes@590
   544
                            	store_spreg( R_EAX, R_NEW_PC );
nkeynes@590
   545
                            	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@417
   546
                            	sh4_x86.tstate = TSTATE_NONE;
nkeynes@409
   547
                            	sh4_x86.branch_taken = TRUE;
nkeynes@601
   548
                            	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
   549
                            	    exit_block_emu(pc+2);
nkeynes@601
   550
                            	    return 2;
nkeynes@601
   551
                            	} else {
nkeynes@601
   552
                            	    sh4_translate_instruction( pc + 2 );
nkeynes@601
   553
                            	    exit_block_newpcset(pc+2);
nkeynes@601
   554
                            	    return 4;
nkeynes@601
   555
                            	}
nkeynes@374
   556
                                }
nkeynes@359
   557
                                }
nkeynes@359
   558
                                break;
nkeynes@359
   559
                            case 0x8:
nkeynes@359
   560
                                { /* PREF @Rn */
nkeynes@359
   561
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@374
   562
                                load_reg( R_EAX, Rn );
nkeynes@532
   563
                                MOV_r32_r32( R_EAX, R_ECX );
nkeynes@374
   564
                                AND_imm32_r32( 0xFC000000, R_EAX );
nkeynes@374
   565
                                CMP_imm32_r32( 0xE0000000, R_EAX );
nkeynes@586
   566
                                JNE_rel8(8+CALL_FUNC1_SIZE, end);
nkeynes@532
   567
                                call_func1( sh4_flush_store_queue, R_ECX );
nkeynes@586
   568
                                TEST_r32_r32( R_EAX, R_EAX );
nkeynes@586
   569
                                JE_exc(-1);
nkeynes@380
   570
                                JMP_TARGET(end);
nkeynes@417
   571
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   572
                                }
nkeynes@359
   573
                                break;
nkeynes@359
   574
                            case 0x9:
nkeynes@359
   575
                                { /* OCBI @Rn */
nkeynes@359
   576
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
   577
                                }
nkeynes@359
   578
                                break;
nkeynes@359
   579
                            case 0xA:
nkeynes@359
   580
                                { /* OCBP @Rn */
nkeynes@359
   581
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
   582
                                }
nkeynes@359
   583
                                break;
nkeynes@359
   584
                            case 0xB:
nkeynes@359
   585
                                { /* OCBWB @Rn */
nkeynes@359
   586
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
   587
                                }
nkeynes@359
   588
                                break;
nkeynes@359
   589
                            case 0xC:
nkeynes@359
   590
                                { /* MOVCA.L R0, @Rn */
nkeynes@359
   591
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
   592
                                load_reg( R_EAX, Rn );
nkeynes@586
   593
                                check_walign32( R_EAX );
nkeynes@586
   594
                                MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
   595
                                load_reg( R_EDX, 0 );
nkeynes@586
   596
                                MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
   597
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   598
                                }
nkeynes@359
   599
                                break;
nkeynes@359
   600
                            default:
nkeynes@359
   601
                                UNDEF();
nkeynes@359
   602
                                break;
nkeynes@359
   603
                        }
nkeynes@359
   604
                        break;
nkeynes@359
   605
                    case 0x4:
nkeynes@359
   606
                        { /* MOV.B Rm, @(R0, Rn) */
nkeynes@359
   607
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
   608
                        load_reg( R_EAX, 0 );
nkeynes@359
   609
                        load_reg( R_ECX, Rn );
nkeynes@586
   610
                        ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
   611
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
   612
                        load_reg( R_EDX, Rm );
nkeynes@586
   613
                        MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
   614
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   615
                        }
nkeynes@359
   616
                        break;
nkeynes@359
   617
                    case 0x5:
nkeynes@359
   618
                        { /* MOV.W Rm, @(R0, Rn) */
nkeynes@359
   619
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
   620
                        load_reg( R_EAX, 0 );
nkeynes@361
   621
                        load_reg( R_ECX, Rn );
nkeynes@586
   622
                        ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
   623
                        check_walign16( R_EAX );
nkeynes@586
   624
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
   625
                        load_reg( R_EDX, Rm );
nkeynes@586
   626
                        MEM_WRITE_WORD( R_EAX, R_EDX );
nkeynes@417
   627
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   628
                        }
nkeynes@359
   629
                        break;
nkeynes@359
   630
                    case 0x6:
nkeynes@359
   631
                        { /* MOV.L Rm, @(R0, Rn) */
nkeynes@359
   632
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
   633
                        load_reg( R_EAX, 0 );
nkeynes@361
   634
                        load_reg( R_ECX, Rn );
nkeynes@586
   635
                        ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
   636
                        check_walign32( R_EAX );
nkeynes@586
   637
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
   638
                        load_reg( R_EDX, Rm );
nkeynes@586
   639
                        MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
   640
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   641
                        }
nkeynes@359
   642
                        break;
nkeynes@359
   643
                    case 0x7:
nkeynes@359
   644
                        { /* MUL.L Rm, Rn */
nkeynes@359
   645
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
   646
                        load_reg( R_EAX, Rm );
nkeynes@361
   647
                        load_reg( R_ECX, Rn );
nkeynes@361
   648
                        MUL_r32( R_ECX );
nkeynes@361
   649
                        store_spreg( R_EAX, R_MACL );
nkeynes@417
   650
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   651
                        }
nkeynes@359
   652
                        break;
nkeynes@359
   653
                    case 0x8:
nkeynes@359
   654
                        switch( (ir&0xFF0) >> 4 ) {
nkeynes@359
   655
                            case 0x0:
nkeynes@359
   656
                                { /* CLRT */
nkeynes@374
   657
                                CLC();
nkeynes@374
   658
                                SETC_t();
nkeynes@417
   659
                                sh4_x86.tstate = TSTATE_C;
nkeynes@359
   660
                                }
nkeynes@359
   661
                                break;
nkeynes@359
   662
                            case 0x1:
nkeynes@359
   663
                                { /* SETT */
nkeynes@374
   664
                                STC();
nkeynes@374
   665
                                SETC_t();
nkeynes@417
   666
                                sh4_x86.tstate = TSTATE_C;
nkeynes@359
   667
                                }
nkeynes@359
   668
                                break;
nkeynes@359
   669
                            case 0x2:
nkeynes@359
   670
                                { /* CLRMAC */
nkeynes@374
   671
                                XOR_r32_r32(R_EAX, R_EAX);
nkeynes@374
   672
                                store_spreg( R_EAX, R_MACL );
nkeynes@374
   673
                                store_spreg( R_EAX, R_MACH );
nkeynes@417
   674
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   675
                                }
nkeynes@359
   676
                                break;
nkeynes@359
   677
                            case 0x3:
nkeynes@359
   678
                                { /* LDTLB */
nkeynes@553
   679
                                call_func0( MMU_ldtlb );
nkeynes@359
   680
                                }
nkeynes@359
   681
                                break;
nkeynes@359
   682
                            case 0x4:
nkeynes@359
   683
                                { /* CLRS */
nkeynes@374
   684
                                CLC();
nkeynes@374
   685
                                SETC_sh4r(R_S);
nkeynes@417
   686
                                sh4_x86.tstate = TSTATE_C;
nkeynes@359
   687
                                }
nkeynes@359
   688
                                break;
nkeynes@359
   689
                            case 0x5:
nkeynes@359
   690
                                { /* SETS */
nkeynes@374
   691
                                STC();
nkeynes@374
   692
                                SETC_sh4r(R_S);
nkeynes@417
   693
                                sh4_x86.tstate = TSTATE_C;
nkeynes@359
   694
                                }
nkeynes@359
   695
                                break;
nkeynes@359
   696
                            default:
nkeynes@359
   697
                                UNDEF();
nkeynes@359
   698
                                break;
nkeynes@359
   699
                        }
nkeynes@359
   700
                        break;
nkeynes@359
   701
                    case 0x9:
nkeynes@359
   702
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
   703
                            case 0x0:
nkeynes@359
   704
                                { /* NOP */
nkeynes@359
   705
                                /* Do nothing. Well, we could emit an 0x90, but what would really be the point? */
nkeynes@359
   706
                                }
nkeynes@359
   707
                                break;
nkeynes@359
   708
                            case 0x1:
nkeynes@359
   709
                                { /* DIV0U */
nkeynes@361
   710
                                XOR_r32_r32( R_EAX, R_EAX );
nkeynes@361
   711
                                store_spreg( R_EAX, R_Q );
nkeynes@361
   712
                                store_spreg( R_EAX, R_M );
nkeynes@361
   713
                                store_spreg( R_EAX, R_T );
nkeynes@417
   714
                                sh4_x86.tstate = TSTATE_C; // works for DIV1
nkeynes@359
   715
                                }
nkeynes@359
   716
                                break;
nkeynes@359
   717
                            case 0x2:
nkeynes@359
   718
                                { /* MOVT Rn */
nkeynes@359
   719
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
   720
                                load_spreg( R_EAX, R_T );
nkeynes@359
   721
                                store_reg( R_EAX, Rn );
nkeynes@359
   722
                                }
nkeynes@359
   723
                                break;
nkeynes@359
   724
                            default:
nkeynes@359
   725
                                UNDEF();
nkeynes@359
   726
                                break;
nkeynes@359
   727
                        }
nkeynes@359
   728
                        break;
nkeynes@359
   729
                    case 0xA:
nkeynes@359
   730
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
   731
                            case 0x0:
nkeynes@359
   732
                                { /* STS MACH, Rn */
nkeynes@359
   733
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
   734
                                load_spreg( R_EAX, R_MACH );
nkeynes@359
   735
                                store_reg( R_EAX, Rn );
nkeynes@359
   736
                                }
nkeynes@359
   737
                                break;
nkeynes@359
   738
                            case 0x1:
nkeynes@359
   739
                                { /* STS MACL, Rn */
nkeynes@359
   740
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
   741
                                load_spreg( R_EAX, R_MACL );
nkeynes@359
   742
                                store_reg( R_EAX, Rn );
nkeynes@359
   743
                                }
nkeynes@359
   744
                                break;
nkeynes@359
   745
                            case 0x2:
nkeynes@359
   746
                                { /* STS PR, Rn */
nkeynes@359
   747
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
   748
                                load_spreg( R_EAX, R_PR );
nkeynes@359
   749
                                store_reg( R_EAX, Rn );
nkeynes@359
   750
                                }
nkeynes@359
   751
                                break;
nkeynes@359
   752
                            case 0x3:
nkeynes@359
   753
                                { /* STC SGR, Rn */
nkeynes@359
   754
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@386
   755
                                check_priv();
nkeynes@359
   756
                                load_spreg( R_EAX, R_SGR );
nkeynes@359
   757
                                store_reg( R_EAX, Rn );
nkeynes@417
   758
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   759
                                }
nkeynes@359
   760
                                break;
nkeynes@359
   761
                            case 0x5:
nkeynes@359
   762
                                { /* STS FPUL, Rn */
nkeynes@359
   763
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
   764
                                load_spreg( R_EAX, R_FPUL );
nkeynes@359
   765
                                store_reg( R_EAX, Rn );
nkeynes@359
   766
                                }
nkeynes@359
   767
                                break;
nkeynes@359
   768
                            case 0x6:
nkeynes@359
   769
                                { /* STS FPSCR, Rn */
nkeynes@359
   770
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
   771
                                load_spreg( R_EAX, R_FPSCR );
nkeynes@359
   772
                                store_reg( R_EAX, Rn );
nkeynes@359
   773
                                }
nkeynes@359
   774
                                break;
nkeynes@359
   775
                            case 0xF:
nkeynes@359
   776
                                { /* STC DBR, Rn */
nkeynes@359
   777
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@386
   778
                                check_priv();
nkeynes@359
   779
                                load_spreg( R_EAX, R_DBR );
nkeynes@359
   780
                                store_reg( R_EAX, Rn );
nkeynes@417
   781
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   782
                                }
nkeynes@359
   783
                                break;
nkeynes@359
   784
                            default:
nkeynes@359
   785
                                UNDEF();
nkeynes@359
   786
                                break;
nkeynes@359
   787
                        }
nkeynes@359
   788
                        break;
nkeynes@359
   789
                    case 0xB:
nkeynes@359
   790
                        switch( (ir&0xFF0) >> 4 ) {
nkeynes@359
   791
                            case 0x0:
nkeynes@359
   792
                                { /* RTS */
nkeynes@374
   793
                                if( sh4_x86.in_delay_slot ) {
nkeynes@374
   794
                            	SLOTILLEGAL();
nkeynes@374
   795
                                } else {
nkeynes@408
   796
                            	load_spreg( R_ECX, R_PR );
nkeynes@590
   797
                            	store_spreg( R_ECX, R_NEW_PC );
nkeynes@590
   798
                            	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
   799
                            	sh4_x86.branch_taken = TRUE;
nkeynes@601
   800
                            	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
   801
                            	    exit_block_emu(pc+2);
nkeynes@601
   802
                            	    return 2;
nkeynes@601
   803
                            	} else {
nkeynes@601
   804
                            	    sh4_translate_instruction(pc+2);
nkeynes@601
   805
                            	    exit_block_newpcset(pc+2);
nkeynes@601
   806
                            	    return 4;
nkeynes@601
   807
                            	}
nkeynes@374
   808
                                }
nkeynes@359
   809
                                }
nkeynes@359
   810
                                break;
nkeynes@359
   811
                            case 0x1:
nkeynes@359
   812
                                { /* SLEEP */
nkeynes@388
   813
                                check_priv();
nkeynes@388
   814
                                call_func0( sh4_sleep );
nkeynes@417
   815
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@590
   816
                                sh4_x86.in_delay_slot = DELAY_NONE;
nkeynes@408
   817
                                return 2;
nkeynes@359
   818
                                }
nkeynes@359
   819
                                break;
nkeynes@359
   820
                            case 0x2:
nkeynes@359
   821
                                { /* RTE */
nkeynes@374
   822
                                if( sh4_x86.in_delay_slot ) {
nkeynes@374
   823
                            	SLOTILLEGAL();
nkeynes@374
   824
                                } else {
nkeynes@408
   825
                            	check_priv();
nkeynes@408
   826
                            	load_spreg( R_ECX, R_SPC );
nkeynes@590
   827
                            	store_spreg( R_ECX, R_NEW_PC );
nkeynes@374
   828
                            	load_spreg( R_EAX, R_SSR );
nkeynes@374
   829
                            	call_func1( sh4_write_sr, R_EAX );
nkeynes@590
   830
                            	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@377
   831
                            	sh4_x86.priv_checked = FALSE;
nkeynes@377
   832
                            	sh4_x86.fpuen_checked = FALSE;
nkeynes@417
   833
                            	sh4_x86.tstate = TSTATE_NONE;
nkeynes@409
   834
                            	sh4_x86.branch_taken = TRUE;
nkeynes@601
   835
                            	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
   836
                            	    exit_block_emu(pc+2);
nkeynes@601
   837
                            	    return 2;
nkeynes@601
   838
                            	} else {
nkeynes@601
   839
                            	    sh4_translate_instruction(pc+2);
nkeynes@601
   840
                            	    exit_block_newpcset(pc+2);
nkeynes@601
   841
                            	    return 4;
nkeynes@601
   842
                            	}
nkeynes@374
   843
                                }
nkeynes@359
   844
                                }
nkeynes@359
   845
                                break;
nkeynes@359
   846
                            default:
nkeynes@359
   847
                                UNDEF();
nkeynes@359
   848
                                break;
nkeynes@359
   849
                        }
nkeynes@359
   850
                        break;
nkeynes@359
   851
                    case 0xC:
nkeynes@359
   852
                        { /* MOV.B @(R0, Rm), Rn */
nkeynes@359
   853
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
   854
                        load_reg( R_EAX, 0 );
nkeynes@359
   855
                        load_reg( R_ECX, Rm );
nkeynes@586
   856
                        ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
   857
                        MMU_TRANSLATE_READ( R_EAX )
nkeynes@586
   858
                        MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@359
   859
                        store_reg( R_EAX, Rn );
nkeynes@417
   860
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   861
                        }
nkeynes@359
   862
                        break;
nkeynes@359
   863
                    case 0xD:
nkeynes@359
   864
                        { /* MOV.W @(R0, Rm), Rn */
nkeynes@359
   865
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
   866
                        load_reg( R_EAX, 0 );
nkeynes@361
   867
                        load_reg( R_ECX, Rm );
nkeynes@586
   868
                        ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
   869
                        check_ralign16( R_EAX );
nkeynes@586
   870
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
   871
                        MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@361
   872
                        store_reg( R_EAX, Rn );
nkeynes@417
   873
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   874
                        }
nkeynes@359
   875
                        break;
nkeynes@359
   876
                    case 0xE:
nkeynes@359
   877
                        { /* MOV.L @(R0, Rm), Rn */
nkeynes@359
   878
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
   879
                        load_reg( R_EAX, 0 );
nkeynes@361
   880
                        load_reg( R_ECX, Rm );
nkeynes@586
   881
                        ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
   882
                        check_ralign32( R_EAX );
nkeynes@586
   883
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
   884
                        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@361
   885
                        store_reg( R_EAX, Rn );
nkeynes@417
   886
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   887
                        }
nkeynes@359
   888
                        break;
nkeynes@359
   889
                    case 0xF:
nkeynes@359
   890
                        { /* MAC.L @Rm+, @Rn+ */
nkeynes@359
   891
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
   892
                        if( Rm == Rn ) {
nkeynes@586
   893
                    	load_reg( R_EAX, Rm );
nkeynes@586
   894
                    	check_ralign32( R_EAX );
nkeynes@586
   895
                    	MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
   896
                    	PUSH_realigned_r32( R_EAX );
nkeynes@586
   897
                    	load_reg( R_EAX, Rn );
nkeynes@586
   898
                    	ADD_imm8s_r32( 4, R_EAX );
nkeynes@596
   899
                    	MMU_TRANSLATE_READ_EXC( R_EAX, -5 );
nkeynes@586
   900
                    	ADD_imm8s_sh4r( 8, REG_OFFSET(r[Rn]) );
nkeynes@586
   901
                    	// Note translate twice in case of page boundaries. Maybe worth
nkeynes@586
   902
                    	// adding a page-boundary check to skip the second translation
nkeynes@586
   903
                        } else {
nkeynes@586
   904
                    	load_reg( R_EAX, Rm );
nkeynes@586
   905
                    	check_ralign32( R_EAX );
nkeynes@586
   906
                    	MMU_TRANSLATE_READ( R_EAX );
nkeynes@596
   907
                    	load_reg( R_ECX, Rn );
nkeynes@596
   908
                    	check_ralign32( R_ECX );
nkeynes@586
   909
                    	PUSH_realigned_r32( R_EAX );
nkeynes@596
   910
                    	MMU_TRANSLATE_READ_EXC( R_ECX, -5 );
nkeynes@596
   911
                    	MOV_r32_r32( R_ECX, R_EAX );
nkeynes@586
   912
                    	ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rn]) );
nkeynes@586
   913
                    	ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
   914
                        }
nkeynes@586
   915
                        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@586
   916
                        POP_r32( R_ECX );
nkeynes@586
   917
                        PUSH_r32( R_EAX );
nkeynes@386
   918
                        MEM_READ_LONG( R_ECX, R_EAX );
nkeynes@547
   919
                        POP_realigned_r32( R_ECX );
nkeynes@586
   920
                    
nkeynes@386
   921
                        IMUL_r32( R_ECX );
nkeynes@386
   922
                        ADD_r32_sh4r( R_EAX, R_MACL );
nkeynes@386
   923
                        ADC_r32_sh4r( R_EDX, R_MACH );
nkeynes@386
   924
                    
nkeynes@386
   925
                        load_spreg( R_ECX, R_S );
nkeynes@386
   926
                        TEST_r32_r32(R_ECX, R_ECX);
nkeynes@527
   927
                        JE_rel8( CALL_FUNC0_SIZE, nosat );
nkeynes@386
   928
                        call_func0( signsat48 );
nkeynes@386
   929
                        JMP_TARGET( nosat );
nkeynes@417
   930
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   931
                        }
nkeynes@359
   932
                        break;
nkeynes@359
   933
                    default:
nkeynes@359
   934
                        UNDEF();
nkeynes@359
   935
                        break;
nkeynes@359
   936
                }
nkeynes@359
   937
                break;
nkeynes@359
   938
            case 0x1:
nkeynes@359
   939
                { /* MOV.L Rm, @(disp, Rn) */
nkeynes@359
   940
                uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); uint32_t disp = (ir&0xF)<<2; 
nkeynes@586
   941
                load_reg( R_EAX, Rn );
nkeynes@586
   942
                ADD_imm32_r32( disp, R_EAX );
nkeynes@586
   943
                check_walign32( R_EAX );
nkeynes@586
   944
                MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
   945
                load_reg( R_EDX, Rm );
nkeynes@586
   946
                MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
   947
                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   948
                }
nkeynes@359
   949
                break;
nkeynes@359
   950
            case 0x2:
nkeynes@359
   951
                switch( ir&0xF ) {
nkeynes@359
   952
                    case 0x0:
nkeynes@359
   953
                        { /* MOV.B Rm, @Rn */
nkeynes@359
   954
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
   955
                        load_reg( R_EAX, Rn );
nkeynes@586
   956
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
   957
                        load_reg( R_EDX, Rm );
nkeynes@586
   958
                        MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
   959
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   960
                        }
nkeynes@359
   961
                        break;
nkeynes@359
   962
                    case 0x1:
nkeynes@359
   963
                        { /* MOV.W Rm, @Rn */
nkeynes@359
   964
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
   965
                        load_reg( R_EAX, Rn );
nkeynes@586
   966
                        check_walign16( R_EAX );
nkeynes@586
   967
                        MMU_TRANSLATE_WRITE( R_EAX )
nkeynes@586
   968
                        load_reg( R_EDX, Rm );
nkeynes@586
   969
                        MEM_WRITE_WORD( R_EAX, R_EDX );
nkeynes@417
   970
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   971
                        }
nkeynes@359
   972
                        break;
nkeynes@359
   973
                    case 0x2:
nkeynes@359
   974
                        { /* MOV.L Rm, @Rn */
nkeynes@359
   975
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
   976
                        load_reg( R_EAX, Rn );
nkeynes@586
   977
                        check_walign32(R_EAX);
nkeynes@586
   978
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
   979
                        load_reg( R_EDX, Rm );
nkeynes@586
   980
                        MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
   981
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   982
                        }
nkeynes@359
   983
                        break;
nkeynes@359
   984
                    case 0x4:
nkeynes@359
   985
                        { /* MOV.B Rm, @-Rn */
nkeynes@359
   986
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
   987
                        load_reg( R_EAX, Rn );
nkeynes@586
   988
                        ADD_imm8s_r32( -1, R_EAX );
nkeynes@586
   989
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
   990
                        load_reg( R_EDX, Rm );
nkeynes@586
   991
                        ADD_imm8s_sh4r( -1, REG_OFFSET(r[Rn]) );
nkeynes@586
   992
                        MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
   993
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   994
                        }
nkeynes@359
   995
                        break;
nkeynes@359
   996
                    case 0x5:
nkeynes@359
   997
                        { /* MOV.W Rm, @-Rn */
nkeynes@359
   998
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
   999
                        load_reg( R_EAX, Rn );
nkeynes@586
  1000
                        ADD_imm8s_r32( -2, R_EAX );
nkeynes@586
  1001
                        check_walign16( R_EAX );
nkeynes@586
  1002
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1003
                        load_reg( R_EDX, Rm );
nkeynes@586
  1004
                        ADD_imm8s_sh4r( -2, REG_OFFSET(r[Rn]) );
nkeynes@586
  1005
                        MEM_WRITE_WORD( R_EAX, R_EDX );
nkeynes@417
  1006
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1007
                        }
nkeynes@359
  1008
                        break;
nkeynes@359
  1009
                    case 0x6:
nkeynes@359
  1010
                        { /* MOV.L Rm, @-Rn */
nkeynes@359
  1011
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
  1012
                        load_reg( R_EAX, Rn );
nkeynes@586
  1013
                        ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1014
                        check_walign32( R_EAX );
nkeynes@586
  1015
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1016
                        load_reg( R_EDX, Rm );
nkeynes@586
  1017
                        ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1018
                        MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1019
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1020
                        }
nkeynes@359
  1021
                        break;
nkeynes@359
  1022
                    case 0x7:
nkeynes@359
  1023
                        { /* DIV0S Rm, Rn */
nkeynes@359
  1024
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
  1025
                        load_reg( R_EAX, Rm );
nkeynes@386
  1026
                        load_reg( R_ECX, Rn );
nkeynes@361
  1027
                        SHR_imm8_r32( 31, R_EAX );
nkeynes@361
  1028
                        SHR_imm8_r32( 31, R_ECX );
nkeynes@361
  1029
                        store_spreg( R_EAX, R_M );
nkeynes@361
  1030
                        store_spreg( R_ECX, R_Q );
nkeynes@361
  1031
                        CMP_r32_r32( R_EAX, R_ECX );
nkeynes@386
  1032
                        SETNE_t();
nkeynes@417
  1033
                        sh4_x86.tstate = TSTATE_NE;
nkeynes@359
  1034
                        }
nkeynes@359
  1035
                        break;
nkeynes@359
  1036
                    case 0x8:
nkeynes@359
  1037
                        { /* TST Rm, Rn */
nkeynes@359
  1038
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
  1039
                        load_reg( R_EAX, Rm );
nkeynes@361
  1040
                        load_reg( R_ECX, Rn );
nkeynes@361
  1041
                        TEST_r32_r32( R_EAX, R_ECX );
nkeynes@361
  1042
                        SETE_t();
nkeynes@417
  1043
                        sh4_x86.tstate = TSTATE_E;
nkeynes@359
  1044
                        }
nkeynes@359
  1045
                        break;
nkeynes@359
  1046
                    case 0x9:
nkeynes@359
  1047
                        { /* AND Rm, Rn */
nkeynes@359
  1048
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  1049
                        load_reg( R_EAX, Rm );
nkeynes@359
  1050
                        load_reg( R_ECX, Rn );
nkeynes@359
  1051
                        AND_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1052
                        store_reg( R_ECX, Rn );
nkeynes@417
  1053
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1054
                        }
nkeynes@359
  1055
                        break;
nkeynes@359
  1056
                    case 0xA:
nkeynes@359
  1057
                        { /* XOR Rm, Rn */
nkeynes@359
  1058
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  1059
                        load_reg( R_EAX, Rm );
nkeynes@359
  1060
                        load_reg( R_ECX, Rn );
nkeynes@359
  1061
                        XOR_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1062
                        store_reg( R_ECX, Rn );
nkeynes@417
  1063
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1064
                        }
nkeynes@359
  1065
                        break;
nkeynes@359
  1066
                    case 0xB:
nkeynes@359
  1067
                        { /* OR Rm, Rn */
nkeynes@359
  1068
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  1069
                        load_reg( R_EAX, Rm );
nkeynes@359
  1070
                        load_reg( R_ECX, Rn );
nkeynes@359
  1071
                        OR_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1072
                        store_reg( R_ECX, Rn );
nkeynes@417
  1073
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1074
                        }
nkeynes@359
  1075
                        break;
nkeynes@359
  1076
                    case 0xC:
nkeynes@359
  1077
                        { /* CMP/STR Rm, Rn */
nkeynes@359
  1078
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@368
  1079
                        load_reg( R_EAX, Rm );
nkeynes@368
  1080
                        load_reg( R_ECX, Rn );
nkeynes@368
  1081
                        XOR_r32_r32( R_ECX, R_EAX );
nkeynes@368
  1082
                        TEST_r8_r8( R_AL, R_AL );
nkeynes@380
  1083
                        JE_rel8(13, target1);
nkeynes@368
  1084
                        TEST_r8_r8( R_AH, R_AH ); // 2
nkeynes@380
  1085
                        JE_rel8(9, target2);
nkeynes@368
  1086
                        SHR_imm8_r32( 16, R_EAX ); // 3
nkeynes@368
  1087
                        TEST_r8_r8( R_AL, R_AL ); // 2
nkeynes@380
  1088
                        JE_rel8(2, target3);
nkeynes@368
  1089
                        TEST_r8_r8( R_AH, R_AH ); // 2
nkeynes@380
  1090
                        JMP_TARGET(target1);
nkeynes@380
  1091
                        JMP_TARGET(target2);
nkeynes@380
  1092
                        JMP_TARGET(target3);
nkeynes@368
  1093
                        SETE_t();
nkeynes@417
  1094
                        sh4_x86.tstate = TSTATE_E;
nkeynes@359
  1095
                        }
nkeynes@359
  1096
                        break;
nkeynes@359
  1097
                    case 0xD:
nkeynes@359
  1098
                        { /* XTRCT Rm, Rn */
nkeynes@359
  1099
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
  1100
                        load_reg( R_EAX, Rm );
nkeynes@394
  1101
                        load_reg( R_ECX, Rn );
nkeynes@394
  1102
                        SHL_imm8_r32( 16, R_EAX );
nkeynes@394
  1103
                        SHR_imm8_r32( 16, R_ECX );
nkeynes@361
  1104
                        OR_r32_r32( R_EAX, R_ECX );
nkeynes@361
  1105
                        store_reg( R_ECX, Rn );
nkeynes@417
  1106
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1107
                        }
nkeynes@359
  1108
                        break;
nkeynes@359
  1109
                    case 0xE:
nkeynes@359
  1110
                        { /* MULU.W Rm, Rn */
nkeynes@359
  1111
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@374
  1112
                        load_reg16u( R_EAX, Rm );
nkeynes@374
  1113
                        load_reg16u( R_ECX, Rn );
nkeynes@374
  1114
                        MUL_r32( R_ECX );
nkeynes@374
  1115
                        store_spreg( R_EAX, R_MACL );
nkeynes@417
  1116
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1117
                        }
nkeynes@359
  1118
                        break;
nkeynes@359
  1119
                    case 0xF:
nkeynes@359
  1120
                        { /* MULS.W Rm, Rn */
nkeynes@359
  1121
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@374
  1122
                        load_reg16s( R_EAX, Rm );
nkeynes@374
  1123
                        load_reg16s( R_ECX, Rn );
nkeynes@374
  1124
                        MUL_r32( R_ECX );
nkeynes@374
  1125
                        store_spreg( R_EAX, R_MACL );
nkeynes@417
  1126
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1127
                        }
nkeynes@359
  1128
                        break;
nkeynes@359
  1129
                    default:
nkeynes@359
  1130
                        UNDEF();
nkeynes@359
  1131
                        break;
nkeynes@359
  1132
                }
nkeynes@359
  1133
                break;
nkeynes@359
  1134
            case 0x3:
nkeynes@359
  1135
                switch( ir&0xF ) {
nkeynes@359
  1136
                    case 0x0:
nkeynes@359
  1137
                        { /* CMP/EQ Rm, Rn */
nkeynes@359
  1138
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  1139
                        load_reg( R_EAX, Rm );
nkeynes@359
  1140
                        load_reg( R_ECX, Rn );
nkeynes@359
  1141
                        CMP_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1142
                        SETE_t();
nkeynes@417
  1143
                        sh4_x86.tstate = TSTATE_E;
nkeynes@359
  1144
                        }
nkeynes@359
  1145
                        break;
nkeynes@359
  1146
                    case 0x2:
nkeynes@359
  1147
                        { /* CMP/HS Rm, Rn */
nkeynes@359
  1148
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  1149
                        load_reg( R_EAX, Rm );
nkeynes@359
  1150
                        load_reg( R_ECX, Rn );
nkeynes@359
  1151
                        CMP_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1152
                        SETAE_t();
nkeynes@417
  1153
                        sh4_x86.tstate = TSTATE_AE;
nkeynes@359
  1154
                        }
nkeynes@359
  1155
                        break;
nkeynes@359
  1156
                    case 0x3:
nkeynes@359
  1157
                        { /* CMP/GE Rm, Rn */
nkeynes@359
  1158
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  1159
                        load_reg( R_EAX, Rm );
nkeynes@359
  1160
                        load_reg( R_ECX, Rn );
nkeynes@359
  1161
                        CMP_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1162
                        SETGE_t();
nkeynes@417
  1163
                        sh4_x86.tstate = TSTATE_GE;
nkeynes@359
  1164
                        }
nkeynes@359
  1165
                        break;
nkeynes@359
  1166
                    case 0x4:
nkeynes@359
  1167
                        { /* DIV1 Rm, Rn */
nkeynes@359
  1168
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@386
  1169
                        load_spreg( R_ECX, R_M );
nkeynes@386
  1170
                        load_reg( R_EAX, Rn );
nkeynes@417
  1171
                        if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@417
  1172
                    	LDC_t();
nkeynes@417
  1173
                        }
nkeynes@386
  1174
                        RCL1_r32( R_EAX );
nkeynes@386
  1175
                        SETC_r8( R_DL ); // Q'
nkeynes@386
  1176
                        CMP_sh4r_r32( R_Q, R_ECX );
nkeynes@386
  1177
                        JE_rel8(5, mqequal);
nkeynes@386
  1178
                        ADD_sh4r_r32( REG_OFFSET(r[Rm]), R_EAX );
nkeynes@386
  1179
                        JMP_rel8(3, end);
nkeynes@380
  1180
                        JMP_TARGET(mqequal);
nkeynes@386
  1181
                        SUB_sh4r_r32( REG_OFFSET(r[Rm]), R_EAX );
nkeynes@386
  1182
                        JMP_TARGET(end);
nkeynes@386
  1183
                        store_reg( R_EAX, Rn ); // Done with Rn now
nkeynes@386
  1184
                        SETC_r8(R_AL); // tmp1
nkeynes@386
  1185
                        XOR_r8_r8( R_DL, R_AL ); // Q' = Q ^ tmp1
nkeynes@386
  1186
                        XOR_r8_r8( R_AL, R_CL ); // Q'' = Q' ^ M
nkeynes@386
  1187
                        store_spreg( R_ECX, R_Q );
nkeynes@386
  1188
                        XOR_imm8s_r32( 1, R_AL );   // T = !Q'
nkeynes@386
  1189
                        MOVZX_r8_r32( R_AL, R_EAX );
nkeynes@386
  1190
                        store_spreg( R_EAX, R_T );
nkeynes@417
  1191
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1192
                        }
nkeynes@359
  1193
                        break;
nkeynes@359
  1194
                    case 0x5:
nkeynes@359
  1195
                        { /* DMULU.L Rm, Rn */
nkeynes@359
  1196
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
  1197
                        load_reg( R_EAX, Rm );
nkeynes@361
  1198
                        load_reg( R_ECX, Rn );
nkeynes@361
  1199
                        MUL_r32(R_ECX);
nkeynes@361
  1200
                        store_spreg( R_EDX, R_MACH );
nkeynes@417
  1201
                        store_spreg( R_EAX, R_MACL );    
nkeynes@417
  1202
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1203
                        }
nkeynes@359
  1204
                        break;
nkeynes@359
  1205
                    case 0x6:
nkeynes@359
  1206
                        { /* CMP/HI Rm, Rn */
nkeynes@359
  1207
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  1208
                        load_reg( R_EAX, Rm );
nkeynes@359
  1209
                        load_reg( R_ECX, Rn );
nkeynes@359
  1210
                        CMP_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1211
                        SETA_t();
nkeynes@417
  1212
                        sh4_x86.tstate = TSTATE_A;
nkeynes@359
  1213
                        }
nkeynes@359
  1214
                        break;
nkeynes@359
  1215
                    case 0x7:
nkeynes@359
  1216
                        { /* CMP/GT Rm, Rn */
nkeynes@359
  1217
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  1218
                        load_reg( R_EAX, Rm );
nkeynes@359
  1219
                        load_reg( R_ECX, Rn );
nkeynes@359
  1220
                        CMP_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1221
                        SETG_t();
nkeynes@417
  1222
                        sh4_x86.tstate = TSTATE_G;
nkeynes@359
  1223
                        }
nkeynes@359
  1224
                        break;
nkeynes@359
  1225
                    case 0x8:
nkeynes@359
  1226
                        { /* SUB Rm, Rn */
nkeynes@359
  1227
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  1228
                        load_reg( R_EAX, Rm );
nkeynes@359
  1229
                        load_reg( R_ECX, Rn );
nkeynes@359
  1230
                        SUB_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1231
                        store_reg( R_ECX, Rn );
nkeynes@417
  1232
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1233
                        }
nkeynes@359
  1234
                        break;
nkeynes@359
  1235
                    case 0xA:
nkeynes@359
  1236
                        { /* SUBC Rm, Rn */
nkeynes@359
  1237
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  1238
                        load_reg( R_EAX, Rm );
nkeynes@359
  1239
                        load_reg( R_ECX, Rn );
nkeynes@417
  1240
                        if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@417
  1241
                    	LDC_t();
nkeynes@417
  1242
                        }
nkeynes@359
  1243
                        SBB_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1244
                        store_reg( R_ECX, Rn );
nkeynes@394
  1245
                        SETC_t();
nkeynes@417
  1246
                        sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1247
                        }
nkeynes@359
  1248
                        break;
nkeynes@359
  1249
                    case 0xB:
nkeynes@359
  1250
                        { /* SUBV Rm, Rn */
nkeynes@359
  1251
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  1252
                        load_reg( R_EAX, Rm );
nkeynes@359
  1253
                        load_reg( R_ECX, Rn );
nkeynes@359
  1254
                        SUB_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1255
                        store_reg( R_ECX, Rn );
nkeynes@359
  1256
                        SETO_t();
nkeynes@417
  1257
                        sh4_x86.tstate = TSTATE_O;
nkeynes@359
  1258
                        }
nkeynes@359
  1259
                        break;
nkeynes@359
  1260
                    case 0xC:
nkeynes@359
  1261
                        { /* ADD Rm, Rn */
nkeynes@359
  1262
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  1263
                        load_reg( R_EAX, Rm );
nkeynes@359
  1264
                        load_reg( R_ECX, Rn );
nkeynes@359
  1265
                        ADD_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1266
                        store_reg( R_ECX, Rn );
nkeynes@417
  1267
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1268
                        }
nkeynes@359
  1269
                        break;
nkeynes@359
  1270
                    case 0xD:
nkeynes@359
  1271
                        { /* DMULS.L Rm, Rn */
nkeynes@359
  1272
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
  1273
                        load_reg( R_EAX, Rm );
nkeynes@361
  1274
                        load_reg( R_ECX, Rn );
nkeynes@361
  1275
                        IMUL_r32(R_ECX);
nkeynes@361
  1276
                        store_spreg( R_EDX, R_MACH );
nkeynes@361
  1277
                        store_spreg( R_EAX, R_MACL );
nkeynes@417
  1278
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1279
                        }
nkeynes@359
  1280
                        break;
nkeynes@359
  1281
                    case 0xE:
nkeynes@359
  1282
                        { /* ADDC Rm, Rn */
nkeynes@359
  1283
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@417
  1284
                        if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@417
  1285
                    	LDC_t();
nkeynes@417
  1286
                        }
nkeynes@359
  1287
                        load_reg( R_EAX, Rm );
nkeynes@359
  1288
                        load_reg( R_ECX, Rn );
nkeynes@359
  1289
                        ADC_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1290
                        store_reg( R_ECX, Rn );
nkeynes@359
  1291
                        SETC_t();
nkeynes@417
  1292
                        sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1293
                        }
nkeynes@359
  1294
                        break;
nkeynes@359
  1295
                    case 0xF:
nkeynes@359
  1296
                        { /* ADDV Rm, Rn */
nkeynes@359
  1297
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  1298
                        load_reg( R_EAX, Rm );
nkeynes@359
  1299
                        load_reg( R_ECX, Rn );
nkeynes@359
  1300
                        ADD_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1301
                        store_reg( R_ECX, Rn );
nkeynes@359
  1302
                        SETO_t();
nkeynes@417
  1303
                        sh4_x86.tstate = TSTATE_O;
nkeynes@359
  1304
                        }
nkeynes@359
  1305
                        break;
nkeynes@359
  1306
                    default:
nkeynes@359
  1307
                        UNDEF();
nkeynes@359
  1308
                        break;
nkeynes@359
  1309
                }
nkeynes@359
  1310
                break;
nkeynes@359
  1311
            case 0x4:
nkeynes@359
  1312
                switch( ir&0xF ) {
nkeynes@359
  1313
                    case 0x0:
nkeynes@359
  1314
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
  1315
                            case 0x0:
nkeynes@359
  1316
                                { /* SHLL Rn */
nkeynes@359
  1317
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1318
                                load_reg( R_EAX, Rn );
nkeynes@359
  1319
                                SHL1_r32( R_EAX );
nkeynes@397
  1320
                                SETC_t();
nkeynes@359
  1321
                                store_reg( R_EAX, Rn );
nkeynes@417
  1322
                                sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1323
                                }
nkeynes@359
  1324
                                break;
nkeynes@359
  1325
                            case 0x1:
nkeynes@359
  1326
                                { /* DT Rn */
nkeynes@359
  1327
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1328
                                load_reg( R_EAX, Rn );
nkeynes@386
  1329
                                ADD_imm8s_r32( -1, R_EAX );
nkeynes@359
  1330
                                store_reg( R_EAX, Rn );
nkeynes@359
  1331
                                SETE_t();
nkeynes@417
  1332
                                sh4_x86.tstate = TSTATE_E;
nkeynes@359
  1333
                                }
nkeynes@359
  1334
                                break;
nkeynes@359
  1335
                            case 0x2:
nkeynes@359
  1336
                                { /* SHAL Rn */
nkeynes@359
  1337
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1338
                                load_reg( R_EAX, Rn );
nkeynes@359
  1339
                                SHL1_r32( R_EAX );
nkeynes@397
  1340
                                SETC_t();
nkeynes@359
  1341
                                store_reg( R_EAX, Rn );
nkeynes@417
  1342
                                sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1343
                                }
nkeynes@359
  1344
                                break;
nkeynes@359
  1345
                            default:
nkeynes@359
  1346
                                UNDEF();
nkeynes@359
  1347
                                break;
nkeynes@359
  1348
                        }
nkeynes@359
  1349
                        break;
nkeynes@359
  1350
                    case 0x1:
nkeynes@359
  1351
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
  1352
                            case 0x0:
nkeynes@359
  1353
                                { /* SHLR Rn */
nkeynes@359
  1354
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1355
                                load_reg( R_EAX, Rn );
nkeynes@359
  1356
                                SHR1_r32( R_EAX );
nkeynes@397
  1357
                                SETC_t();
nkeynes@359
  1358
                                store_reg( R_EAX, Rn );
nkeynes@417
  1359
                                sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1360
                                }
nkeynes@359
  1361
                                break;
nkeynes@359
  1362
                            case 0x1:
nkeynes@359
  1363
                                { /* CMP/PZ Rn */
nkeynes@359
  1364
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1365
                                load_reg( R_EAX, Rn );
nkeynes@359
  1366
                                CMP_imm8s_r32( 0, R_EAX );
nkeynes@359
  1367
                                SETGE_t();
nkeynes@417
  1368
                                sh4_x86.tstate = TSTATE_GE;
nkeynes@359
  1369
                                }
nkeynes@359
  1370
                                break;
nkeynes@359
  1371
                            case 0x2:
nkeynes@359
  1372
                                { /* SHAR Rn */
nkeynes@359
  1373
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1374
                                load_reg( R_EAX, Rn );
nkeynes@359
  1375
                                SAR1_r32( R_EAX );
nkeynes@397
  1376
                                SETC_t();
nkeynes@359
  1377
                                store_reg( R_EAX, Rn );
nkeynes@417
  1378
                                sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1379
                                }
nkeynes@359
  1380
                                break;
nkeynes@359
  1381
                            default:
nkeynes@359
  1382
                                UNDEF();
nkeynes@359
  1383
                                break;
nkeynes@359
  1384
                        }
nkeynes@359
  1385
                        break;
nkeynes@359
  1386
                    case 0x2:
nkeynes@359
  1387
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
  1388
                            case 0x0:
nkeynes@359
  1389
                                { /* STS.L MACH, @-Rn */
nkeynes@359
  1390
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
  1391
                                load_reg( R_EAX, Rn );
nkeynes@586
  1392
                                check_walign32( R_EAX );
nkeynes@586
  1393
                                ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1394
                                MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1395
                                load_spreg( R_EDX, R_MACH );
nkeynes@586
  1396
                                ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1397
                                MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1398
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1399
                                }
nkeynes@359
  1400
                                break;
nkeynes@359
  1401
                            case 0x1:
nkeynes@359
  1402
                                { /* STS.L MACL, @-Rn */
nkeynes@359
  1403
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
  1404
                                load_reg( R_EAX, Rn );
nkeynes@586
  1405
                                check_walign32( R_EAX );
nkeynes@586
  1406
                                ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1407
                                MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1408
                                load_spreg( R_EDX, R_MACL );
nkeynes@586
  1409
                                ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1410
                                MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1411
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1412
                                }
nkeynes@359
  1413
                                break;
nkeynes@359
  1414
                            case 0x2:
nkeynes@359
  1415
                                { /* STS.L PR, @-Rn */
nkeynes@359
  1416
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
  1417
                                load_reg( R_EAX, Rn );
nkeynes@586
  1418
                                check_walign32( R_EAX );
nkeynes@586
  1419
                                ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1420
                                MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1421
                                load_spreg( R_EDX, R_PR );
nkeynes@586
  1422
                                ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1423
                                MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1424
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1425
                                }
nkeynes@359
  1426
                                break;
nkeynes@359
  1427
                            case 0x3:
nkeynes@359
  1428
                                { /* STC.L SGR, @-Rn */
nkeynes@359
  1429
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
  1430
                                check_priv();
nkeynes@586
  1431
                                load_reg( R_EAX, Rn );
nkeynes@586
  1432
                                check_walign32( R_EAX );
nkeynes@586
  1433
                                ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1434
                                MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1435
                                load_spreg( R_EDX, R_SGR );
nkeynes@586
  1436
                                ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1437
                                MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1438
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1439
                                }
nkeynes@359
  1440
                                break;
nkeynes@359
  1441
                            case 0x5:
nkeynes@359
  1442
                                { /* STS.L FPUL, @-Rn */
nkeynes@359
  1443
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
  1444
                                load_reg( R_EAX, Rn );
nkeynes@586
  1445
                                check_walign32( R_EAX );
nkeynes@586
  1446
                                ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1447
                                MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1448
                                load_spreg( R_EDX, R_FPUL );
nkeynes@586
  1449
                                ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1450
                                MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1451
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1452
                                }
nkeynes@359
  1453
                                break;
nkeynes@359
  1454
                            case 0x6:
nkeynes@359
  1455
                                { /* STS.L FPSCR, @-Rn */
nkeynes@359
  1456
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
  1457
                                load_reg( R_EAX, Rn );
nkeynes@586
  1458
                                check_walign32( R_EAX );
nkeynes@586
  1459
                                ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1460
                                MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1461
                                load_spreg( R_EDX, R_FPSCR );
nkeynes@586
  1462
                                ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1463
                                MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1464
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1465
                                }
nkeynes@359
  1466
                                break;
nkeynes@359
  1467
                            case 0xF:
nkeynes@359
  1468
                                { /* STC.L DBR, @-Rn */
nkeynes@359
  1469
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
  1470
                                check_priv();
nkeynes@586
  1471
                                load_reg( R_EAX, Rn );
nkeynes@586
  1472
                                check_walign32( R_EAX );
nkeynes@586
  1473
                                ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1474
                                MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1475
                                load_spreg( R_EDX, R_DBR );
nkeynes@586
  1476
                                ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1477
                                MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1478
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1479
                                }
nkeynes@359
  1480
                                break;
nkeynes@359
  1481
                            default:
nkeynes@359
  1482
                                UNDEF();
nkeynes@359
  1483
                                break;
nkeynes@359
  1484
                        }
nkeynes@359
  1485
                        break;
nkeynes@359
  1486
                    case 0x3:
nkeynes@359
  1487
                        switch( (ir&0x80) >> 7 ) {
nkeynes@359
  1488
                            case 0x0:
nkeynes@359
  1489
                                switch( (ir&0x70) >> 4 ) {
nkeynes@359
  1490
                                    case 0x0:
nkeynes@359
  1491
                                        { /* STC.L SR, @-Rn */
nkeynes@359
  1492
                                        uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
  1493
                                        check_priv();
nkeynes@586
  1494
                                        load_reg( R_EAX, Rn );
nkeynes@586
  1495
                                        check_walign32( R_EAX );
nkeynes@586
  1496
                                        ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1497
                                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1498
                                        PUSH_realigned_r32( R_EAX );
nkeynes@395
  1499
                                        call_func0( sh4_read_sr );
nkeynes@586
  1500
                                        POP_realigned_r32( R_ECX );
nkeynes@586
  1501
                                        ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@374
  1502
                                        MEM_WRITE_LONG( R_ECX, R_EAX );
nkeynes@417
  1503
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1504
                                        }
nkeynes@359
  1505
                                        break;
nkeynes@359
  1506
                                    case 0x1:
nkeynes@359
  1507
                                        { /* STC.L GBR, @-Rn */
nkeynes@359
  1508
                                        uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
  1509
                                        load_reg( R_EAX, Rn );
nkeynes@586
  1510
                                        check_walign32( R_EAX );
nkeynes@586
  1511
                                        ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1512
                                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1513
                                        load_spreg( R_EDX, R_GBR );
nkeynes@586
  1514
                                        ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1515
                                        MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1516
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1517
                                        }
nkeynes@359
  1518
                                        break;
nkeynes@359
  1519
                                    case 0x2:
nkeynes@359
  1520
                                        { /* STC.L VBR, @-Rn */
nkeynes@359
  1521
                                        uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
  1522
                                        check_priv();
nkeynes@586
  1523
                                        load_reg( R_EAX, Rn );
nkeynes@586
  1524
                                        check_walign32( R_EAX );
nkeynes@586
  1525
                                        ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1526
                                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1527
                                        load_spreg( R_EDX, R_VBR );
nkeynes@586
  1528
                                        ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1529
                                        MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1530
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1531
                                        }
nkeynes@359
  1532
                                        break;
nkeynes@359
  1533
                                    case 0x3:
nkeynes@359
  1534
                                        { /* STC.L SSR, @-Rn */
nkeynes@359
  1535
                                        uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
  1536
                                        check_priv();
nkeynes@586
  1537
                                        load_reg( R_EAX, Rn );
nkeynes@586
  1538
                                        check_walign32( R_EAX );
nkeynes@586
  1539
                                        ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1540
                                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1541
                                        load_spreg( R_EDX, R_SSR );
nkeynes@586
  1542
                                        ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1543
                                        MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1544
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1545
                                        }
nkeynes@359
  1546
                                        break;
nkeynes@359
  1547
                                    case 0x4:
nkeynes@359
  1548
                                        { /* STC.L SPC, @-Rn */
nkeynes@359
  1549
                                        uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
  1550
                                        check_priv();
nkeynes@586
  1551
                                        load_reg( R_EAX, Rn );
nkeynes@586
  1552
                                        check_walign32( R_EAX );
nkeynes@586
  1553
                                        ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1554
                                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1555
                                        load_spreg( R_EDX, R_SPC );
nkeynes@586
  1556
                                        ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1557
                                        MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1558
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1559
                                        }
nkeynes@359
  1560
                                        break;
nkeynes@359
  1561
                                    default:
nkeynes@359
  1562
                                        UNDEF();
nkeynes@359
  1563
                                        break;
nkeynes@359
  1564
                                }
nkeynes@359
  1565
                                break;
nkeynes@359
  1566
                            case 0x1:
nkeynes@359
  1567
                                { /* STC.L Rm_BANK, @-Rn */
nkeynes@359
  1568
                                uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm_BANK = ((ir>>4)&0x7); 
nkeynes@586
  1569
                                check_priv();
nkeynes@586
  1570
                                load_reg( R_EAX, Rn );
nkeynes@586
  1571
                                check_walign32( R_EAX );
nkeynes@586
  1572
                                ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1573
                                MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1574
                                load_spreg( R_EDX, REG_OFFSET(r_bank[Rm_BANK]) );
nkeynes@586
  1575
                                ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1576
                                MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1577
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1578
                                }
nkeynes@359
  1579
                                break;
nkeynes@359
  1580
                        }
nkeynes@359
  1581
                        break;
nkeynes@359
  1582
                    case 0x4:
nkeynes@359
  1583
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
  1584
                            case 0x0:
nkeynes@359
  1585
                                { /* ROTL Rn */
nkeynes@359
  1586
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1587
                                load_reg( R_EAX, Rn );
nkeynes@359
  1588
                                ROL1_r32( R_EAX );
nkeynes@359
  1589
                                store_reg( R_EAX, Rn );
nkeynes@359
  1590
                                SETC_t();
nkeynes@417
  1591
                                sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1592
                                }
nkeynes@359
  1593
                                break;
nkeynes@359
  1594
                            case 0x2:
nkeynes@359
  1595
                                { /* ROTCL Rn */
nkeynes@359
  1596
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1597
                                load_reg( R_EAX, Rn );
nkeynes@417
  1598
                                if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@417
  1599
                            	LDC_t();
nkeynes@417
  1600
                                }
nkeynes@359
  1601
                                RCL1_r32( R_EAX );
nkeynes@359
  1602
                                store_reg( R_EAX, Rn );
nkeynes@359
  1603
                                SETC_t();
nkeynes@417
  1604
                                sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1605
                                }
nkeynes@359
  1606
                                break;
nkeynes@359
  1607
                            default:
nkeynes@359
  1608
                                UNDEF();
nkeynes@359
  1609
                                break;
nkeynes@359
  1610
                        }
nkeynes@359
  1611
                        break;
nkeynes@359
  1612
                    case 0x5:
nkeynes@359
  1613
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
  1614
                            case 0x0:
nkeynes@359
  1615
                                { /* ROTR Rn */
nkeynes@359
  1616
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1617
                                load_reg( R_EAX, Rn );
nkeynes@359
  1618
                                ROR1_r32( R_EAX );
nkeynes@359
  1619
                                store_reg( R_EAX, Rn );
nkeynes@359
  1620
                                SETC_t();
nkeynes@417
  1621
                                sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1622
                                }
nkeynes@359
  1623
                                break;
nkeynes@359
  1624
                            case 0x1:
nkeynes@359
  1625
                                { /* CMP/PL Rn */
nkeynes@359
  1626
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1627
                                load_reg( R_EAX, Rn );
nkeynes@359
  1628
                                CMP_imm8s_r32( 0, R_EAX );
nkeynes@359
  1629
                                SETG_t();
nkeynes@417
  1630
                                sh4_x86.tstate = TSTATE_G;
nkeynes@359
  1631
                                }
nkeynes@359
  1632
                                break;
nkeynes@359
  1633
                            case 0x2:
nkeynes@359
  1634
                                { /* ROTCR Rn */
nkeynes@359
  1635
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1636
                                load_reg( R_EAX, Rn );
nkeynes@417
  1637
                                if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@417
  1638
                            	LDC_t();
nkeynes@417
  1639
                                }
nkeynes@359
  1640
                                RCR1_r32( R_EAX );
nkeynes@359
  1641
                                store_reg( R_EAX, Rn );
nkeynes@359
  1642
                                SETC_t();
nkeynes@417
  1643
                                sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1644
                                }
nkeynes@359
  1645
                                break;
nkeynes@359
  1646
                            default:
nkeynes@359
  1647
                                UNDEF();
nkeynes@359
  1648
                                break;
nkeynes@359
  1649
                        }
nkeynes@359
  1650
                        break;
nkeynes@359
  1651
                    case 0x6:
nkeynes@359
  1652
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
  1653
                            case 0x0:
nkeynes@359
  1654
                                { /* LDS.L @Rm+, MACH */
nkeynes@359
  1655
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@359
  1656
                                load_reg( R_EAX, Rm );
nkeynes@395
  1657
                                check_ralign32( R_EAX );
nkeynes@586
  1658
                                MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1659
                                ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1660
                                MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  1661
                                store_spreg( R_EAX, R_MACH );
nkeynes@417
  1662
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1663
                                }
nkeynes@359
  1664
                                break;
nkeynes@359
  1665
                            case 0x1:
nkeynes@359
  1666
                                { /* LDS.L @Rm+, MACL */
nkeynes@359
  1667
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@359
  1668
                                load_reg( R_EAX, Rm );
nkeynes@395
  1669
                                check_ralign32( R_EAX );
nkeynes@586
  1670
                                MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1671
                                ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1672
                                MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  1673
                                store_spreg( R_EAX, R_MACL );
nkeynes@417
  1674
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1675
                                }
nkeynes@359
  1676
                                break;
nkeynes@359
  1677
                            case 0x2:
nkeynes@359
  1678
                                { /* LDS.L @Rm+, PR */
nkeynes@359
  1679
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@359
  1680
                                load_reg( R_EAX, Rm );
nkeynes@395
  1681
                                check_ralign32( R_EAX );
nkeynes@586
  1682
                                MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1683
                                ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1684
                                MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  1685
                                store_spreg( R_EAX, R_PR );
nkeynes@417
  1686
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1687
                                }
nkeynes@359
  1688
                                break;
nkeynes@359
  1689
                            case 0x3:
nkeynes@359
  1690
                                { /* LDC.L @Rm+, SGR */
nkeynes@359
  1691
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@586
  1692
                                check_priv();
nkeynes@359
  1693
                                load_reg( R_EAX, Rm );
nkeynes@395
  1694
                                check_ralign32( R_EAX );
nkeynes@586
  1695
                                MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1696
                                ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1697
                                MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  1698
                                store_spreg( R_EAX, R_SGR );
nkeynes@417
  1699
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1700
                                }
nkeynes@359
  1701
                                break;
nkeynes@359
  1702
                            case 0x5:
nkeynes@359
  1703
                                { /* LDS.L @Rm+, FPUL */
nkeynes@359
  1704
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@359
  1705
                                load_reg( R_EAX, Rm );
nkeynes@395
  1706
                                check_ralign32( R_EAX );
nkeynes@586
  1707
                                MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1708
                                ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1709
                                MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  1710
                                store_spreg( R_EAX, R_FPUL );
nkeynes@417
  1711
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1712
                                }
nkeynes@359
  1713
                                break;
nkeynes@359
  1714
                            case 0x6:
nkeynes@359
  1715
                                { /* LDS.L @Rm+, FPSCR */
nkeynes@359
  1716
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@359
  1717
                                load_reg( R_EAX, Rm );
nkeynes@395
  1718
                                check_ralign32( R_EAX );
nkeynes@586
  1719
                                MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1720
                                ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1721
                                MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  1722
                                store_spreg( R_EAX, R_FPSCR );
nkeynes@386
  1723
                                update_fr_bank( R_EAX );
nkeynes@417
  1724
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1725
                                }
nkeynes@359
  1726
                                break;
nkeynes@359
  1727
                            case 0xF:
nkeynes@359
  1728
                                { /* LDC.L @Rm+, DBR */
nkeynes@359
  1729
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@586
  1730
                                check_priv();
nkeynes@359
  1731
                                load_reg( R_EAX, Rm );
nkeynes@395
  1732
                                check_ralign32( R_EAX );
nkeynes@586
  1733
                                MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1734
                                ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1735
                                MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  1736
                                store_spreg( R_EAX, R_DBR );
nkeynes@417
  1737
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1738
                                }
nkeynes@359
  1739
                                break;
nkeynes@359
  1740
                            default:
nkeynes@359
  1741
                                UNDEF();
nkeynes@359
  1742
                                break;
nkeynes@359
  1743
                        }
nkeynes@359
  1744
                        break;
nkeynes@359
  1745
                    case 0x7:
nkeynes@359
  1746
                        switch( (ir&0x80) >> 7 ) {
nkeynes@359
  1747
                            case 0x0:
nkeynes@359
  1748
                                switch( (ir&0x70) >> 4 ) {
nkeynes@359
  1749
                                    case 0x0:
nkeynes@359
  1750
                                        { /* LDC.L @Rm+, SR */
nkeynes@359
  1751
                                        uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@386
  1752
                                        if( sh4_x86.in_delay_slot ) {
nkeynes@386
  1753
                                    	SLOTILLEGAL();
nkeynes@386
  1754
                                        } else {
nkeynes@586
  1755
                                    	check_priv();
nkeynes@386
  1756
                                    	load_reg( R_EAX, Rm );
nkeynes@395
  1757
                                    	check_ralign32( R_EAX );
nkeynes@586
  1758
                                    	MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1759
                                    	ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1760
                                    	MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@386
  1761
                                    	call_func1( sh4_write_sr, R_EAX );
nkeynes@386
  1762
                                    	sh4_x86.priv_checked = FALSE;
nkeynes@386
  1763
                                    	sh4_x86.fpuen_checked = FALSE;
nkeynes@417
  1764
                                    	sh4_x86.tstate = TSTATE_NONE;
nkeynes@386
  1765
                                        }
nkeynes@359
  1766
                                        }
nkeynes@359
  1767
                                        break;
nkeynes@359
  1768
                                    case 0x1:
nkeynes@359
  1769
                                        { /* LDC.L @Rm+, GBR */
nkeynes@359
  1770
                                        uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@359
  1771
                                        load_reg( R_EAX, Rm );
nkeynes@395
  1772
                                        check_ralign32( R_EAX );
nkeynes@586
  1773
                                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1774
                                        ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1775
                                        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  1776
                                        store_spreg( R_EAX, R_GBR );
nkeynes@417
  1777
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1778
                                        }
nkeynes@359
  1779
                                        break;
nkeynes@359
  1780
                                    case 0x2:
nkeynes@359
  1781
                                        { /* LDC.L @Rm+, VBR */
nkeynes@359
  1782
                                        uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@586
  1783
                                        check_priv();
nkeynes@359
  1784
                                        load_reg( R_EAX, Rm );
nkeynes@395
  1785
                                        check_ralign32( R_EAX );
nkeynes@586
  1786
                                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1787
                                        ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1788
                                        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  1789
                                        store_spreg( R_EAX, R_VBR );
nkeynes@417
  1790
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1791
                                        }
nkeynes@359
  1792
                                        break;
nkeynes@359
  1793
                                    case 0x3:
nkeynes@359
  1794
                                        { /* LDC.L @Rm+, SSR */
nkeynes@359
  1795
                                        uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@586
  1796
                                        check_priv();
nkeynes@359
  1797
                                        load_reg( R_EAX, Rm );
nkeynes@416
  1798
                                        check_ralign32( R_EAX );
nkeynes@586
  1799
                                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1800
                                        ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1801
                                        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  1802
                                        store_spreg( R_EAX, R_SSR );
nkeynes@417
  1803
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1804
                                        }
nkeynes@359
  1805
                                        break;
nkeynes@359
  1806
                                    case 0x4:
nkeynes@359
  1807
                                        { /* LDC.L @Rm+, SPC */
nkeynes@359
  1808
                                        uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@586
  1809
                                        check_priv();
nkeynes@359
  1810
                                        load_reg( R_EAX, Rm );
nkeynes@395
  1811
                                        check_ralign32( R_EAX );
nkeynes@586
  1812
                                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1813
                                        ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1814
                                        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  1815
                                        store_spreg( R_EAX, R_SPC );
nkeynes@417
  1816
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1817
                                        }
nkeynes@359
  1818
                                        break;
nkeynes@359
  1819
                                    default:
nkeynes@359
  1820
                                        UNDEF();
nkeynes@359
  1821
                                        break;
nkeynes@359
  1822
                                }
nkeynes@359
  1823
                                break;
nkeynes@359
  1824
                            case 0x1:
nkeynes@359
  1825
                                { /* LDC.L @Rm+, Rn_BANK */
nkeynes@359
  1826
                                uint32_t Rm = ((ir>>8)&0xF); uint32_t Rn_BANK = ((ir>>4)&0x7); 
nkeynes@586
  1827
                                check_priv();
nkeynes@374
  1828
                                load_reg( R_EAX, Rm );
nkeynes@395
  1829
                                check_ralign32( R_EAX );
nkeynes@586
  1830
                                MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1831
                                ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1832
                                MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@374
  1833
                                store_spreg( R_EAX, REG_OFFSET(r_bank[Rn_BANK]) );
nkeynes@417
  1834
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1835
                                }
nkeynes@359
  1836
                                break;
nkeynes@359
  1837
                        }
nkeynes@359
  1838
                        break;
nkeynes@359
  1839
                    case 0x8:
nkeynes@359
  1840
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
  1841
                            case 0x0:
nkeynes@359
  1842
                                { /* SHLL2 Rn */
nkeynes@359
  1843
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1844
                                load_reg( R_EAX, Rn );
nkeynes@359
  1845
                                SHL_imm8_r32( 2, R_EAX );
nkeynes@359
  1846
                                store_reg( R_EAX, Rn );
nkeynes@417
  1847
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1848
                                }
nkeynes@359
  1849
                                break;
nkeynes@359
  1850
                            case 0x1:
nkeynes@359
  1851
                                { /* SHLL8 Rn */
nkeynes@359
  1852
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1853
                                load_reg( R_EAX, Rn );
nkeynes@359
  1854
                                SHL_imm8_r32( 8, R_EAX );
nkeynes@359
  1855
                                store_reg( R_EAX, Rn );
nkeynes@417
  1856
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1857
                                }
nkeynes@359
  1858
                                break;
nkeynes@359
  1859
                            case 0x2:
nkeynes@359
  1860
                                { /* SHLL16 Rn */
nkeynes@359
  1861
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1862
                                load_reg( R_EAX, Rn );
nkeynes@359
  1863
                                SHL_imm8_r32( 16, R_EAX );
nkeynes@359
  1864
                                store_reg( R_EAX, Rn );
nkeynes@417
  1865
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1866
                                }
nkeynes@359
  1867
                                break;
nkeynes@359
  1868
                            default:
nkeynes@359
  1869
                                UNDEF();
nkeynes@359
  1870
                                break;
nkeynes@359
  1871
                        }
nkeynes@359
  1872
                        break;
nkeynes@359
  1873
                    case 0x9:
nkeynes@359
  1874
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
  1875
                            case 0x0:
nkeynes@359
  1876
                                { /* SHLR2 Rn */
nkeynes@359
  1877
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1878
                                load_reg( R_EAX, Rn );
nkeynes@359
  1879
                                SHR_imm8_r32( 2, R_EAX );
nkeynes@359
  1880
                                store_reg( R_EAX, Rn );
nkeynes@417
  1881
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1882
                                }
nkeynes@359
  1883
                                break;
nkeynes@359
  1884
                            case 0x1:
nkeynes@359
  1885
                                { /* SHLR8 Rn */
nkeynes@359
  1886
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1887
                                load_reg( R_EAX, Rn );
nkeynes@359
  1888
                                SHR_imm8_r32( 8, R_EAX );
nkeynes@359
  1889
                                store_reg( R_EAX, Rn );
nkeynes@417
  1890
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1891
                                }
nkeynes@359
  1892
                                break;
nkeynes@359
  1893
                            case 0x2:
nkeynes@359
  1894
                                { /* SHLR16 Rn */
nkeynes@359
  1895
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@359
  1896
                                load_reg( R_EAX, Rn );
nkeynes@359
  1897
                                SHR_imm8_r32( 16, R_EAX );
nkeynes@359
  1898
                                store_reg( R_EAX, Rn );
nkeynes@417
  1899
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1900
                                }
nkeynes@359
  1901
                                break;
nkeynes@359
  1902
                            default:
nkeynes@359
  1903
                                UNDEF();
nkeynes@359
  1904
                                break;
nkeynes@359
  1905
                        }
nkeynes@359
  1906
                        break;
nkeynes@359
  1907
                    case 0xA:
nkeynes@359
  1908
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
  1909
                            case 0x0:
nkeynes@359
  1910
                                { /* LDS Rm, MACH */
nkeynes@359
  1911
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@359
  1912
                                load_reg( R_EAX, Rm );
nkeynes@359
  1913
                                store_spreg( R_EAX, R_MACH );
nkeynes@359
  1914
                                }
nkeynes@359
  1915
                                break;
nkeynes@359
  1916
                            case 0x1:
nkeynes@359
  1917
                                { /* LDS Rm, MACL */
nkeynes@359
  1918
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@359
  1919
                                load_reg( R_EAX, Rm );
nkeynes@359
  1920
                                store_spreg( R_EAX, R_MACL );
nkeynes@359
  1921
                                }
nkeynes@359
  1922
                                break;
nkeynes@359
  1923
                            case 0x2:
nkeynes@359
  1924
                                { /* LDS Rm, PR */
nkeynes@359
  1925
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@359
  1926
                                load_reg( R_EAX, Rm );
nkeynes@359
  1927
                                store_spreg( R_EAX, R_PR );
nkeynes@359
  1928
                                }
nkeynes@359
  1929
                                break;
nkeynes@359
  1930
                            case 0x3:
nkeynes@359
  1931
                                { /* LDC Rm, SGR */
nkeynes@359
  1932
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@386
  1933
                                check_priv();
nkeynes@359
  1934
                                load_reg( R_EAX, Rm );
nkeynes@359
  1935
                                store_spreg( R_EAX, R_SGR );
nkeynes@417
  1936
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1937
                                }
nkeynes@359
  1938
                                break;
nkeynes@359
  1939
                            case 0x5:
nkeynes@359
  1940
                                { /* LDS Rm, FPUL */
nkeynes@359
  1941
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@359
  1942
                                load_reg( R_EAX, Rm );
nkeynes@359
  1943
                                store_spreg( R_EAX, R_FPUL );
nkeynes@359
  1944
                                }
nkeynes@359
  1945
                                break;
nkeynes@359
  1946
                            case 0x6:
nkeynes@359
  1947
                                { /* LDS Rm, FPSCR */
nkeynes@359
  1948
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@359
  1949
                                load_reg( R_EAX, Rm );
nkeynes@359
  1950
                                store_spreg( R_EAX, R_FPSCR );
nkeynes@386
  1951
                                update_fr_bank( R_EAX );
nkeynes@417
  1952
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1953
                                }
nkeynes@359
  1954
                                break;
nkeynes@359
  1955
                            case 0xF:
nkeynes@359
  1956
                                { /* LDC Rm, DBR */
nkeynes@359
  1957
                                uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@386
  1958
                                check_priv();
nkeynes@359
  1959
                                load_reg( R_EAX, Rm );
nkeynes@359
  1960
                                store_spreg( R_EAX, R_DBR );
nkeynes@417
  1961
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1962
                                }
nkeynes@359
  1963
                                break;
nkeynes@359
  1964
                            default:
nkeynes@359
  1965
                                UNDEF();
nkeynes@359
  1966
                                break;
nkeynes@359
  1967
                        }
nkeynes@359
  1968
                        break;
nkeynes@359
  1969
                    case 0xB:
nkeynes@359
  1970
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
  1971
                            case 0x0:
nkeynes@359
  1972
                                { /* JSR @Rn */
nkeynes@359
  1973
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@374
  1974
                                if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1975
                            	SLOTILLEGAL();
nkeynes@374
  1976
                                } else {
nkeynes@590
  1977
                            	load_spreg( R_EAX, R_PC );
nkeynes@590
  1978
                            	ADD_imm32_r32( pc + 4 - sh4_x86.block_start_pc, R_EAX );
nkeynes@374
  1979
                            	store_spreg( R_EAX, R_PR );
nkeynes@408
  1980
                            	load_reg( R_ECX, Rn );
nkeynes@590
  1981
                            	store_spreg( R_ECX, R_NEW_PC );
nkeynes@601
  1982
                            	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  1983
                            	sh4_x86.branch_taken = TRUE;
nkeynes@601
  1984
                            	sh4_x86.tstate = TSTATE_NONE;
nkeynes@601
  1985
                            	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  1986
                            	    exit_block_emu(pc+2);
nkeynes@601
  1987
                            	    return 2;
nkeynes@601
  1988
                            	} else {
nkeynes@601
  1989
                            	    sh4_translate_instruction(pc+2);
nkeynes@601
  1990
                            	    exit_block_newpcset(pc+2);
nkeynes@601
  1991
                            	    return 4;
nkeynes@601
  1992
                            	}
nkeynes@374
  1993
                                }
nkeynes@359
  1994
                                }
nkeynes@359
  1995
                                break;
nkeynes@359
  1996
                            case 0x1:
nkeynes@359
  1997
                                { /* TAS.B @Rn */
nkeynes@359
  1998
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@586
  1999
                                load_reg( R_EAX, Rn );
nkeynes@586
  2000
                                MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2001
                                PUSH_realigned_r32( R_EAX );
nkeynes@586
  2002
                                MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@361
  2003
                                TEST_r8_r8( R_AL, R_AL );
nkeynes@361
  2004
                                SETE_t();
nkeynes@361
  2005
                                OR_imm8_r8( 0x80, R_AL );
nkeynes@586
  2006
                                POP_realigned_r32( R_ECX );
nkeynes@361
  2007
                                MEM_WRITE_BYTE( R_ECX, R_EAX );
nkeynes@417
  2008
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2009
                                }
nkeynes@359
  2010
                                break;
nkeynes@359
  2011
                            case 0x2:
nkeynes@359
  2012
                                { /* JMP @Rn */
nkeynes@359
  2013
                                uint32_t Rn = ((ir>>8)&0xF); 
nkeynes@374
  2014
                                if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2015
                            	SLOTILLEGAL();
nkeynes@374
  2016
                                } else {
nkeynes@408
  2017
                            	load_reg( R_ECX, Rn );
nkeynes@590
  2018
                            	store_spreg( R_ECX, R_NEW_PC );
nkeynes@590
  2019
                            	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  2020
                            	sh4_x86.branch_taken = TRUE;
nkeynes@601
  2021
                            	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  2022
                            	    exit_block_emu(pc+2);
nkeynes@601
  2023
                            	    return 2;
nkeynes@601
  2024
                            	} else {
nkeynes@601
  2025
                            	    sh4_translate_instruction(pc+2);
nkeynes@601
  2026
                            	    exit_block_newpcset(pc+2);
nkeynes@601
  2027
                            	    return 4;
nkeynes@601
  2028
                            	}
nkeynes@374
  2029
                                }
nkeynes@359
  2030
                                }
nkeynes@359
  2031
                                break;
nkeynes@359
  2032
                            default:
nkeynes@359
  2033
                                UNDEF();
nkeynes@359
  2034
                                break;
nkeynes@359
  2035
                        }
nkeynes@359
  2036
                        break;
nkeynes@359
  2037
                    case 0xC:
nkeynes@359
  2038
                        { /* SHAD Rm, Rn */
nkeynes@359
  2039
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  2040
                        /* Annoyingly enough, not directly convertible */
nkeynes@361
  2041
                        load_reg( R_EAX, Rn );
nkeynes@361
  2042
                        load_reg( R_ECX, Rm );
nkeynes@361
  2043
                        CMP_imm32_r32( 0, R_ECX );
nkeynes@386
  2044
                        JGE_rel8(16, doshl);
nkeynes@361
  2045
                                        
nkeynes@361
  2046
                        NEG_r32( R_ECX );      // 2
nkeynes@361
  2047
                        AND_imm8_r8( 0x1F, R_CL ); // 3
nkeynes@386
  2048
                        JE_rel8( 4, emptysar);     // 2
nkeynes@361
  2049
                        SAR_r32_CL( R_EAX );       // 2
nkeynes@386
  2050
                        JMP_rel8(10, end);          // 2
nkeynes@386
  2051
                    
nkeynes@386
  2052
                        JMP_TARGET(emptysar);
nkeynes@386
  2053
                        SAR_imm8_r32(31, R_EAX );  // 3
nkeynes@386
  2054
                        JMP_rel8(5, end2);
nkeynes@386
  2055
                    
nkeynes@380
  2056
                        JMP_TARGET(doshl);
nkeynes@361
  2057
                        AND_imm8_r8( 0x1F, R_CL ); // 3
nkeynes@361
  2058
                        SHL_r32_CL( R_EAX );       // 2
nkeynes@380
  2059
                        JMP_TARGET(end);
nkeynes@386
  2060
                        JMP_TARGET(end2);
nkeynes@361
  2061
                        store_reg( R_EAX, Rn );
nkeynes@417
  2062
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2063
                        }
nkeynes@359
  2064
                        break;
nkeynes@359
  2065
                    case 0xD:
nkeynes@359
  2066
                        { /* SHLD Rm, Rn */
nkeynes@359
  2067
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@368
  2068
                        load_reg( R_EAX, Rn );
nkeynes@368
  2069
                        load_reg( R_ECX, Rm );
nkeynes@386
  2070
                        CMP_imm32_r32( 0, R_ECX );
nkeynes@386
  2071
                        JGE_rel8(15, doshl);
nkeynes@368
  2072
                    
nkeynes@386
  2073
                        NEG_r32( R_ECX );      // 2
nkeynes@386
  2074
                        AND_imm8_r8( 0x1F, R_CL ); // 3
nkeynes@386
  2075
                        JE_rel8( 4, emptyshr );
nkeynes@386
  2076
                        SHR_r32_CL( R_EAX );       // 2
nkeynes@386
  2077
                        JMP_rel8(9, end);          // 2
nkeynes@386
  2078
                    
nkeynes@386
  2079
                        JMP_TARGET(emptyshr);
nkeynes@386
  2080
                        XOR_r32_r32( R_EAX, R_EAX );
nkeynes@386
  2081
                        JMP_rel8(5, end2);
nkeynes@386
  2082
                    
nkeynes@386
  2083
                        JMP_TARGET(doshl);
nkeynes@386
  2084
                        AND_imm8_r8( 0x1F, R_CL ); // 3
nkeynes@386
  2085
                        SHL_r32_CL( R_EAX );       // 2
nkeynes@386
  2086
                        JMP_TARGET(end);
nkeynes@386
  2087
                        JMP_TARGET(end2);
nkeynes@368
  2088
                        store_reg( R_EAX, Rn );
nkeynes@417
  2089
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2090
                        }
nkeynes@359
  2091
                        break;
nkeynes@359
  2092
                    case 0xE:
nkeynes@359
  2093
                        switch( (ir&0x80) >> 7 ) {
nkeynes@359
  2094
                            case 0x0:
nkeynes@359
  2095
                                switch( (ir&0x70) >> 4 ) {
nkeynes@359
  2096
                                    case 0x0:
nkeynes@359
  2097
                                        { /* LDC Rm, SR */
nkeynes@359
  2098
                                        uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@386
  2099
                                        if( sh4_x86.in_delay_slot ) {
nkeynes@386
  2100
                                    	SLOTILLEGAL();
nkeynes@386
  2101
                                        } else {
nkeynes@386
  2102
                                    	check_priv();
nkeynes@386
  2103
                                    	load_reg( R_EAX, Rm );
nkeynes@386
  2104
                                    	call_func1( sh4_write_sr, R_EAX );
nkeynes@386
  2105
                                    	sh4_x86.priv_checked = FALSE;
nkeynes@386
  2106
                                    	sh4_x86.fpuen_checked = FALSE;
nkeynes@417
  2107
                                    	sh4_x86.tstate = TSTATE_NONE;
nkeynes@386
  2108
                                        }
nkeynes@359
  2109
                                        }
nkeynes@359
  2110
                                        break;
nkeynes@359
  2111
                                    case 0x1:
nkeynes@359
  2112
                                        { /* LDC Rm, GBR */
nkeynes@359
  2113
                                        uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@359
  2114
                                        load_reg( R_EAX, Rm );
nkeynes@359
  2115
                                        store_spreg( R_EAX, R_GBR );
nkeynes@359
  2116
                                        }
nkeynes@359
  2117
                                        break;
nkeynes@359
  2118
                                    case 0x2:
nkeynes@359
  2119
                                        { /* LDC Rm, VBR */
nkeynes@359
  2120
                                        uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@386
  2121
                                        check_priv();
nkeynes@359
  2122
                                        load_reg( R_EAX, Rm );
nkeynes@359
  2123
                                        store_spreg( R_EAX, R_VBR );
nkeynes@417
  2124
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2125
                                        }
nkeynes@359
  2126
                                        break;
nkeynes@359
  2127
                                    case 0x3:
nkeynes@359
  2128
                                        { /* LDC Rm, SSR */
nkeynes@359
  2129
                                        uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@386
  2130
                                        check_priv();
nkeynes@359
  2131
                                        load_reg( R_EAX, Rm );
nkeynes@359
  2132
                                        store_spreg( R_EAX, R_SSR );
nkeynes@417
  2133
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2134
                                        }
nkeynes@359
  2135
                                        break;
nkeynes@359
  2136
                                    case 0x4:
nkeynes@359
  2137
                                        { /* LDC Rm, SPC */
nkeynes@359
  2138
                                        uint32_t Rm = ((ir>>8)&0xF); 
nkeynes@386
  2139
                                        check_priv();
nkeynes@359
  2140
                                        load_reg( R_EAX, Rm );
nkeynes@359
  2141
                                        store_spreg( R_EAX, R_SPC );
nkeynes@417
  2142
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2143
                                        }
nkeynes@359
  2144
                                        break;
nkeynes@359
  2145
                                    default:
nkeynes@359
  2146
                                        UNDEF();
nkeynes@359
  2147
                                        break;
nkeynes@359
  2148
                                }
nkeynes@359
  2149
                                break;
nkeynes@359
  2150
                            case 0x1:
nkeynes@359
  2151
                                { /* LDC Rm, Rn_BANK */
nkeynes@359
  2152
                                uint32_t Rm = ((ir>>8)&0xF); uint32_t Rn_BANK = ((ir>>4)&0x7); 
nkeynes@386
  2153
                                check_priv();
nkeynes@374
  2154
                                load_reg( R_EAX, Rm );
nkeynes@374
  2155
                                store_spreg( R_EAX, REG_OFFSET(r_bank[Rn_BANK]) );
nkeynes@417
  2156
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2157
                                }
nkeynes@359
  2158
                                break;
nkeynes@359
  2159
                        }
nkeynes@359
  2160
                        break;
nkeynes@359
  2161
                    case 0xF:
nkeynes@359
  2162
                        { /* MAC.W @Rm+, @Rn+ */
nkeynes@359
  2163
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
  2164
                        if( Rm == Rn ) {
nkeynes@586
  2165
                    	load_reg( R_EAX, Rm );
nkeynes@586
  2166
                    	check_ralign16( R_EAX );
nkeynes@586
  2167
                    	MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2168
                    	PUSH_realigned_r32( R_EAX );
nkeynes@586
  2169
                    	load_reg( R_EAX, Rn );
nkeynes@586
  2170
                    	ADD_imm8s_r32( 2, R_EAX );
nkeynes@596
  2171
                    	MMU_TRANSLATE_READ_EXC( R_EAX, -5 );
nkeynes@586
  2172
                    	ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rn]) );
nkeynes@586
  2173
                    	// Note translate twice in case of page boundaries. Maybe worth
nkeynes@586
  2174
                    	// adding a page-boundary check to skip the second translation
nkeynes@586
  2175
                        } else {
nkeynes@586
  2176
                    	load_reg( R_EAX, Rm );
nkeynes@586
  2177
                    	check_ralign16( R_EAX );
nkeynes@586
  2178
                    	MMU_TRANSLATE_READ( R_EAX );
nkeynes@596
  2179
                    	load_reg( R_ECX, Rn );
nkeynes@596
  2180
                    	check_ralign16( R_ECX );
nkeynes@586
  2181
                    	PUSH_realigned_r32( R_EAX );
nkeynes@596
  2182
                    	MMU_TRANSLATE_READ_EXC( R_ECX, -5 );
nkeynes@596
  2183
                    	MOV_r32_r32( R_ECX, R_EAX );
nkeynes@586
  2184
                    	ADD_imm8s_sh4r( 2, REG_OFFSET(r[Rn]) );
nkeynes@586
  2185
                    	ADD_imm8s_sh4r( 2, REG_OFFSET(r[Rm]) );
nkeynes@586
  2186
                        }
nkeynes@586
  2187
                        MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@586
  2188
                        POP_r32( R_ECX );
nkeynes@586
  2189
                        PUSH_r32( R_EAX );
nkeynes@386
  2190
                        MEM_READ_WORD( R_ECX, R_EAX );
nkeynes@547
  2191
                        POP_realigned_r32( R_ECX );
nkeynes@386
  2192
                        IMUL_r32( R_ECX );
nkeynes@386
  2193
                    
nkeynes@386
  2194
                        load_spreg( R_ECX, R_S );
nkeynes@386
  2195
                        TEST_r32_r32( R_ECX, R_ECX );
nkeynes@386
  2196
                        JE_rel8( 47, nosat );
nkeynes@386
  2197
                    
nkeynes@386
  2198
                        ADD_r32_sh4r( R_EAX, R_MACL );  // 6
nkeynes@386
  2199
                        JNO_rel8( 51, end );            // 2
nkeynes@386
  2200
                        load_imm32( R_EDX, 1 );         // 5
nkeynes@386
  2201
                        store_spreg( R_EDX, R_MACH );   // 6
nkeynes@386
  2202
                        JS_rel8( 13, positive );        // 2
nkeynes@386
  2203
                        load_imm32( R_EAX, 0x80000000 );// 5
nkeynes@386
  2204
                        store_spreg( R_EAX, R_MACL );   // 6
nkeynes@386
  2205
                        JMP_rel8( 25, end2 );           // 2
nkeynes@386
  2206
                    
nkeynes@386
  2207
                        JMP_TARGET(positive);
nkeynes@386
  2208
                        load_imm32( R_EAX, 0x7FFFFFFF );// 5
nkeynes@386
  2209
                        store_spreg( R_EAX, R_MACL );   // 6
nkeynes@386
  2210
                        JMP_rel8( 12, end3);            // 2
nkeynes@386
  2211
                    
nkeynes@386
  2212
                        JMP_TARGET(nosat);
nkeynes@386
  2213
                        ADD_r32_sh4r( R_EAX, R_MACL );  // 6
nkeynes@386
  2214
                        ADC_r32_sh4r( R_EDX, R_MACH );  // 6
nkeynes@386
  2215
                        JMP_TARGET(end);
nkeynes@386
  2216
                        JMP_TARGET(end2);
nkeynes@386
  2217
                        JMP_TARGET(end3);
nkeynes@417
  2218
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2219
                        }
nkeynes@359
  2220
                        break;
nkeynes@359
  2221
                }
nkeynes@359
  2222
                break;
nkeynes@359
  2223
            case 0x5:
nkeynes@359
  2224
                { /* MOV.L @(disp, Rm), Rn */
nkeynes@359
  2225
                uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); uint32_t disp = (ir&0xF)<<2; 
nkeynes@586
  2226
                load_reg( R_EAX, Rm );
nkeynes@586
  2227
                ADD_imm8s_r32( disp, R_EAX );
nkeynes@586
  2228
                check_ralign32( R_EAX );
nkeynes@586
  2229
                MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2230
                MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@361
  2231
                store_reg( R_EAX, Rn );
nkeynes@417
  2232
                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2233
                }
nkeynes@359
  2234
                break;
nkeynes@359
  2235
            case 0x6:
nkeynes@359
  2236
                switch( ir&0xF ) {
nkeynes@359
  2237
                    case 0x0:
nkeynes@359
  2238
                        { /* MOV.B @Rm, Rn */
nkeynes@359
  2239
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
  2240
                        load_reg( R_EAX, Rm );
nkeynes@586
  2241
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2242
                        MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@386
  2243
                        store_reg( R_EAX, Rn );
nkeynes@417
  2244
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2245
                        }
nkeynes@359
  2246
                        break;
nkeynes@359
  2247
                    case 0x1:
nkeynes@359
  2248
                        { /* MOV.W @Rm, Rn */
nkeynes@359
  2249
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
  2250
                        load_reg( R_EAX, Rm );
nkeynes@586
  2251
                        check_ralign16( R_EAX );
nkeynes@586
  2252
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2253
                        MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@361
  2254
                        store_reg( R_EAX, Rn );
nkeynes@417
  2255
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2256
                        }
nkeynes@359
  2257
                        break;
nkeynes@359
  2258
                    case 0x2:
nkeynes@359
  2259
                        { /* MOV.L @Rm, Rn */
nkeynes@359
  2260
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
  2261
                        load_reg( R_EAX, Rm );
nkeynes@586
  2262
                        check_ralign32( R_EAX );
nkeynes@586
  2263
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2264
                        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@361
  2265
                        store_reg( R_EAX, Rn );
nkeynes@417
  2266
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2267
                        }
nkeynes@359
  2268
                        break;
nkeynes@359
  2269
                    case 0x3:
nkeynes@359
  2270
                        { /* MOV Rm, Rn */
nkeynes@359
  2271
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  2272
                        load_reg( R_EAX, Rm );
nkeynes@359
  2273
                        store_reg( R_EAX, Rn );
nkeynes@359
  2274
                        }
nkeynes@359
  2275
                        break;
nkeynes@359
  2276
                    case 0x4:
nkeynes@359
  2277
                        { /* MOV.B @Rm+, Rn */
nkeynes@359
  2278
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
  2279
                        load_reg( R_EAX, Rm );
nkeynes@586
  2280
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2281
                        ADD_imm8s_sh4r( 1, REG_OFFSET(r[Rm]) );
nkeynes@586
  2282
                        MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@359
  2283
                        store_reg( R_EAX, Rn );
nkeynes@417
  2284
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2285
                        }
nkeynes@359
  2286
                        break;
nkeynes@359
  2287
                    case 0x5:
nkeynes@359
  2288
                        { /* MOV.W @Rm+, Rn */
nkeynes@359
  2289
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
  2290
                        load_reg( R_EAX, Rm );
nkeynes@374
  2291
                        check_ralign16( R_EAX );
nkeynes@586
  2292
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2293
                        ADD_imm8s_sh4r( 2, REG_OFFSET(r[Rm]) );
nkeynes@586
  2294
                        MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@361
  2295
                        store_reg( R_EAX, Rn );
nkeynes@417
  2296
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2297
                        }
nkeynes@359
  2298
                        break;
nkeynes@359
  2299
                    case 0x6:
nkeynes@359
  2300
                        { /* MOV.L @Rm+, Rn */
nkeynes@359
  2301
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
  2302
                        load_reg( R_EAX, Rm );
nkeynes@386
  2303
                        check_ralign32( R_EAX );
nkeynes@586
  2304
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2305
                        ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2306
                        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@361
  2307
                        store_reg( R_EAX, Rn );
nkeynes@417
  2308
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2309
                        }
nkeynes@359
  2310
                        break;
nkeynes@359
  2311
                    case 0x7:
nkeynes@359
  2312
                        { /* NOT Rm, Rn */
nkeynes@359
  2313
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  2314
                        load_reg( R_EAX, Rm );
nkeynes@359
  2315
                        NOT_r32( R_EAX );
nkeynes@359
  2316
                        store_reg( R_EAX, Rn );
nkeynes@417
  2317
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2318
                        }
nkeynes@359
  2319
                        break;
nkeynes@359
  2320
                    case 0x8:
nkeynes@359
  2321
                        { /* SWAP.B Rm, Rn */
nkeynes@359
  2322
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  2323
                        load_reg( R_EAX, Rm );
nkeynes@601
  2324
                        XCHG_r8_r8( R_AL, R_AH ); // NB: does not touch EFLAGS
nkeynes@359
  2325
                        store_reg( R_EAX, Rn );
nkeynes@359
  2326
                        }
nkeynes@359
  2327
                        break;
nkeynes@359
  2328
                    case 0x9:
nkeynes@359
  2329
                        { /* SWAP.W Rm, Rn */
nkeynes@359
  2330
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  2331
                        load_reg( R_EAX, Rm );
nkeynes@359
  2332
                        MOV_r32_r32( R_EAX, R_ECX );
nkeynes@359
  2333
                        SHL_imm8_r32( 16, R_ECX );
nkeynes@359
  2334
                        SHR_imm8_r32( 16, R_EAX );
nkeynes@359
  2335
                        OR_r32_r32( R_EAX, R_ECX );
nkeynes@359
  2336
                        store_reg( R_ECX, Rn );
nkeynes@417
  2337
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2338
                        }
nkeynes@359
  2339
                        break;
nkeynes@359
  2340
                    case 0xA:
nkeynes@359
  2341
                        { /* NEGC Rm, Rn */
nkeynes@359
  2342
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  2343
                        load_reg( R_EAX, Rm );
nkeynes@359
  2344
                        XOR_r32_r32( R_ECX, R_ECX );
nkeynes@359
  2345
                        LDC_t();
nkeynes@359
  2346
                        SBB_r32_r32( R_EAX, R_ECX );
nkeynes@359
  2347
                        store_reg( R_ECX, Rn );
nkeynes@359
  2348
                        SETC_t();
nkeynes@417
  2349
                        sh4_x86.tstate = TSTATE_C;
nkeynes@359
  2350
                        }
nkeynes@359
  2351
                        break;
nkeynes@359
  2352
                    case 0xB:
nkeynes@359
  2353
                        { /* NEG Rm, Rn */
nkeynes@359
  2354
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  2355
                        load_reg( R_EAX, Rm );
nkeynes@359
  2356
                        NEG_r32( R_EAX );
nkeynes@359
  2357
                        store_reg( R_EAX, Rn );
nkeynes@417
  2358
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2359
                        }
nkeynes@359
  2360
                        break;
nkeynes@359
  2361
                    case 0xC:
nkeynes@359
  2362
                        { /* EXTU.B Rm, Rn */
nkeynes@359
  2363
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
  2364
                        load_reg( R_EAX, Rm );
nkeynes@361
  2365
                        MOVZX_r8_r32( R_EAX, R_EAX );
nkeynes@361
  2366
                        store_reg( R_EAX, Rn );
nkeynes@359
  2367
                        }
nkeynes@359
  2368
                        break;
nkeynes@359
  2369
                    case 0xD:
nkeynes@359
  2370
                        { /* EXTU.W Rm, Rn */
nkeynes@359
  2371
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
  2372
                        load_reg( R_EAX, Rm );
nkeynes@361
  2373
                        MOVZX_r16_r32( R_EAX, R_EAX );
nkeynes@361
  2374
                        store_reg( R_EAX, Rn );
nkeynes@359
  2375
                        }
nkeynes@359
  2376
                        break;
nkeynes@359
  2377
                    case 0xE:
nkeynes@359
  2378
                        { /* EXTS.B Rm, Rn */
nkeynes@359
  2379
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@359
  2380
                        load_reg( R_EAX, Rm );
nkeynes@359
  2381
                        MOVSX_r8_r32( R_EAX, R_EAX );
nkeynes@359
  2382
                        store_reg( R_EAX, Rn );
nkeynes@359
  2383
                        }
nkeynes@359
  2384
                        break;
nkeynes@359
  2385
                    case 0xF:
nkeynes@359
  2386
                        { /* EXTS.W Rm, Rn */
nkeynes@359
  2387
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@361
  2388
                        load_reg( R_EAX, Rm );
nkeynes@361
  2389
                        MOVSX_r16_r32( R_EAX, R_EAX );
nkeynes@361
  2390
                        store_reg( R_EAX, Rn );
nkeynes@359
  2391
                        }
nkeynes@359
  2392
                        break;
nkeynes@359
  2393
                }
nkeynes@359
  2394
                break;
nkeynes@359
  2395
            case 0x7:
nkeynes@359
  2396
                { /* ADD #imm, Rn */
nkeynes@359
  2397
                uint32_t Rn = ((ir>>8)&0xF); int32_t imm = SIGNEXT8(ir&0xFF); 
nkeynes@359
  2398
                load_reg( R_EAX, Rn );
nkeynes@359
  2399
                ADD_imm8s_r32( imm, R_EAX );
nkeynes@359
  2400
                store_reg( R_EAX, Rn );
nkeynes@417
  2401
                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2402
                }
nkeynes@359
  2403
                break;
nkeynes@359
  2404
            case 0x8:
nkeynes@359
  2405
                switch( (ir&0xF00) >> 8 ) {
nkeynes@359
  2406
                    case 0x0:
nkeynes@359
  2407
                        { /* MOV.B R0, @(disp, Rn) */
nkeynes@359
  2408
                        uint32_t Rn = ((ir>>4)&0xF); uint32_t disp = (ir&0xF); 
nkeynes@586
  2409
                        load_reg( R_EAX, Rn );
nkeynes@586
  2410
                        ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  2411
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2412
                        load_reg( R_EDX, 0 );
nkeynes@586
  2413
                        MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
  2414
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2415
                        }
nkeynes@359
  2416
                        break;
nkeynes@359
  2417
                    case 0x1:
nkeynes@359
  2418
                        { /* MOV.W R0, @(disp, Rn) */
nkeynes@359
  2419
                        uint32_t Rn = ((ir>>4)&0xF); uint32_t disp = (ir&0xF)<<1; 
nkeynes@586
  2420
                        load_reg( R_EAX, Rn );
nkeynes@586
  2421
                        ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  2422
                        check_walign16( R_EAX );
nkeynes@586
  2423
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2424
                        load_reg( R_EDX, 0 );
nkeynes@586
  2425
                        MEM_WRITE_WORD( R_EAX, R_EDX );
nkeynes@417
  2426
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2427
                        }
nkeynes@359
  2428
                        break;
nkeynes@359
  2429
                    case 0x4:
nkeynes@359
  2430
                        { /* MOV.B @(disp, Rm), R0 */
nkeynes@359
  2431
                        uint32_t Rm = ((ir>>4)&0xF); uint32_t disp = (ir&0xF); 
nkeynes@586
  2432
                        load_reg( R_EAX, Rm );
nkeynes@586
  2433
                        ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  2434
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2435
                        MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@359
  2436
                        store_reg( R_EAX, 0 );
nkeynes@417
  2437
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2438
                        }
nkeynes@359
  2439
                        break;
nkeynes@359
  2440
                    case 0x5:
nkeynes@359
  2441
                        { /* MOV.W @(disp, Rm), R0 */
nkeynes@359
  2442
                        uint32_t Rm = ((ir>>4)&0xF); uint32_t disp = (ir&0xF)<<1; 
nkeynes@586
  2443
                        load_reg( R_EAX, Rm );
nkeynes@586
  2444
                        ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  2445
                        check_ralign16( R_EAX );
nkeynes@586
  2446
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2447
                        MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@361
  2448
                        store_reg( R_EAX, 0 );
nkeynes@417
  2449
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2450
                        }
nkeynes@359
  2451
                        break;
nkeynes@359
  2452
                    case 0x8:
nkeynes@359
  2453
                        { /* CMP/EQ #imm, R0 */
nkeynes@359
  2454
                        int32_t imm = SIGNEXT8(ir&0xFF); 
nkeynes@359
  2455
                        load_reg( R_EAX, 0 );
nkeynes@359
  2456
                        CMP_imm8s_r32(imm, R_EAX);
nkeynes@359
  2457
                        SETE_t();
nkeynes@417
  2458
                        sh4_x86.tstate = TSTATE_E;
nkeynes@359
  2459
                        }
nkeynes@359
  2460
                        break;
nkeynes@359
  2461
                    case 0x9:
nkeynes@359
  2462
                        { /* BT disp */
nkeynes@359
  2463
                        int32_t disp = SIGNEXT8(ir&0xFF)<<1; 
nkeynes@374
  2464
                        if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2465
                    	SLOTILLEGAL();
nkeynes@374
  2466
                        } else {
nkeynes@586
  2467
                    	sh4vma_t target = disp + pc + 4;
nkeynes@586
  2468
                    	JF_rel8( EXIT_BLOCK_REL_SIZE(target), nottaken );
nkeynes@586
  2469
                    	exit_block_rel(target, pc+2 );
nkeynes@380
  2470
                    	JMP_TARGET(nottaken);
nkeynes@408
  2471
                    	return 2;
nkeynes@374
  2472
                        }
nkeynes@359
  2473
                        }
nkeynes@359
  2474
                        break;
nkeynes@359
  2475
                    case 0xB:
nkeynes@359
  2476
                        { /* BF disp */
nkeynes@359
  2477
                        int32_t disp = SIGNEXT8(ir&0xFF)<<1; 
nkeynes@374
  2478
                        if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2479
                    	SLOTILLEGAL();
nkeynes@374
  2480
                        } else {
nkeynes@586
  2481
                    	sh4vma_t target = disp + pc + 4;
nkeynes@586
  2482
                    	JT_rel8( EXIT_BLOCK_REL_SIZE(target), nottaken );
nkeynes@586
  2483
                    	exit_block_rel(target, pc+2 );
nkeynes@380
  2484
                    	JMP_TARGET(nottaken);
nkeynes@408
  2485
                    	return 2;
nkeynes@374
  2486
                        }
nkeynes@359
  2487
                        }
nkeynes@359
  2488
                        break;
nkeynes@359
  2489
                    case 0xD:
nkeynes@359
  2490
                        { /* BT/S disp */
nkeynes@359
  2491
                        int32_t disp = SIGNEXT8(ir&0xFF)<<1; 
nkeynes@374
  2492
                        if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2493
                    	SLOTILLEGAL();
nkeynes@374
  2494
                        } else {
nkeynes@590
  2495
                    	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@601
  2496
                    	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  2497
                    	    load_imm32( R_EAX, pc + 4 - sh4_x86.block_start_pc );
nkeynes@601
  2498
                    	    JF_rel8(6,nottaken);
nkeynes@601
  2499
                    	    ADD_imm32_r32( disp, R_EAX );
nkeynes@601
  2500
                    	    JMP_TARGET(nottaken);
nkeynes@601
  2501
                    	    ADD_sh4r_r32( R_PC, R_EAX );
nkeynes@601
  2502
                    	    store_spreg( R_EAX, R_NEW_PC );
nkeynes@601
  2503
                    	    exit_block_emu(pc+2);
nkeynes@601
  2504
                    	    sh4_x86.branch_taken = TRUE;
nkeynes@601
  2505
                    	    return 2;
nkeynes@601
  2506
                    	} else {
nkeynes@601
  2507
                    	    if( sh4_x86.tstate == TSTATE_NONE ) {
nkeynes@601
  2508
                    		CMP_imm8s_sh4r( 1, R_T );
nkeynes@601
  2509
                    		sh4_x86.tstate = TSTATE_E;
nkeynes@601
  2510
                    	    }
nkeynes@601
  2511
                    	    OP(0x0F); OP(0x80+(sh4_x86.tstate^1)); uint32_t *patch = (uint32_t *)xlat_output; OP32(0); // JF rel32
nkeynes@601
  2512
                    	    sh4_translate_instruction(pc+2);
nkeynes@601
  2513
                    	    exit_block_rel( disp + pc + 4, pc+4 );
nkeynes@601
  2514
                    	    // not taken
nkeynes@601
  2515
                    	    *patch = (xlat_output - ((uint8_t *)patch)) - 4;
nkeynes@601
  2516
                    	    sh4_translate_instruction(pc+2);
nkeynes@601
  2517
                    	    return 4;
nkeynes@417
  2518
                    	}
nkeynes@374
  2519
                        }
nkeynes@359
  2520
                        }
nkeynes@359
  2521
                        break;
nkeynes@359
  2522
                    case 0xF:
nkeynes@359
  2523
                        { /* BF/S disp */
nkeynes@359
  2524
                        int32_t disp = SIGNEXT8(ir&0xFF)<<1; 
nkeynes@374
  2525
                        if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2526
                    	SLOTILLEGAL();
nkeynes@374
  2527
                        } else {
nkeynes@590
  2528
                    	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@601
  2529
                    	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  2530
                    	    load_imm32( R_EAX, pc + 4 - sh4_x86.block_start_pc );
nkeynes@601
  2531
                    	    JT_rel8(6,nottaken);
nkeynes@601
  2532
                    	    ADD_imm32_r32( disp, R_EAX );
nkeynes@601
  2533
                    	    JMP_TARGET(nottaken);
nkeynes@601
  2534
                    	    ADD_sh4r_r32( R_PC, R_EAX );
nkeynes@601
  2535
                    	    store_spreg( R_EAX, R_NEW_PC );
nkeynes@601
  2536
                    	    exit_block_emu(pc+2);
nkeynes@601
  2537
                    	    sh4_x86.branch_taken = TRUE;
nkeynes@601
  2538
                    	    return 2;
nkeynes@601
  2539
                    	} else {
nkeynes@601
  2540
                    	    if( sh4_x86.tstate == TSTATE_NONE ) {
nkeynes@601
  2541
                    		CMP_imm8s_sh4r( 1, R_T );
nkeynes@601
  2542
                    		sh4_x86.tstate = TSTATE_E;
nkeynes@601
  2543
                    	    }
nkeynes@601
  2544
                    	    sh4vma_t target = disp + pc + 4;
nkeynes@601
  2545
                    	    OP(0x0F); OP(0x80+sh4_x86.tstate); uint32_t *patch = (uint32_t *)xlat_output; OP32(0); // JT rel32
nkeynes@601
  2546
                    	    sh4_translate_instruction(pc+2);
nkeynes@601
  2547
                    	    exit_block_rel( target, pc+4 );
nkeynes@601
  2548
                    	    
nkeynes@601
  2549
                    	    // not taken
nkeynes@601
  2550
                    	    *patch = (xlat_output - ((uint8_t *)patch)) - 4;
nkeynes@601
  2551
                    	    sh4_translate_instruction(pc+2);
nkeynes@601
  2552
                    	    return 4;
nkeynes@417
  2553
                    	}
nkeynes@374
  2554
                        }
nkeynes@359
  2555
                        }
nkeynes@359
  2556
                        break;
nkeynes@359
  2557
                    default:
nkeynes@359
  2558
                        UNDEF();
nkeynes@359
  2559
                        break;
nkeynes@359
  2560
                }
nkeynes@359
  2561
                break;
nkeynes@359
  2562
            case 0x9:
nkeynes@359
  2563
                { /* MOV.W @(disp, PC), Rn */
nkeynes@359
  2564
                uint32_t Rn = ((ir>>8)&0xF); uint32_t disp = (ir&0xFF)<<1; 
nkeynes@374
  2565
                if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2566
            	SLOTILLEGAL();
nkeynes@374
  2567
                } else {
nkeynes@586
  2568
            	// See comments for MOV.L @(disp, PC), Rn
nkeynes@586
  2569
            	uint32_t target = pc + disp + 4;
nkeynes@586
  2570
            	if( IS_IN_ICACHE(target) ) {
nkeynes@586
  2571
            	    sh4ptr_t ptr = GET_ICACHE_PTR(target);
nkeynes@586
  2572
            	    MOV_moff32_EAX( ptr );
nkeynes@586
  2573
            	    MOVSX_r16_r32( R_EAX, R_EAX );
nkeynes@586
  2574
            	} else {
nkeynes@586
  2575
            	    load_imm32( R_EAX, (pc - sh4_x86.block_start_pc) + disp + 4 );
nkeynes@586
  2576
            	    ADD_sh4r_r32( R_PC, R_EAX );
nkeynes@586
  2577
            	    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2578
            	    MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@586
  2579
            	    sh4_x86.tstate = TSTATE_NONE;
nkeynes@586
  2580
            	}
nkeynes@374
  2581
            	store_reg( R_EAX, Rn );
nkeynes@374
  2582
                }
nkeynes@359
  2583
                }
nkeynes@359
  2584
                break;
nkeynes@359
  2585
            case 0xA:
nkeynes@359
  2586
                { /* BRA disp */
nkeynes@359
  2587
                int32_t disp = SIGNEXT12(ir&0xFFF)<<1; 
nkeynes@374
  2588
                if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2589
            	SLOTILLEGAL();
nkeynes@374
  2590
                } else {
nkeynes@590
  2591
            	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  2592
            	sh4_x86.branch_taken = TRUE;
nkeynes@601
  2593
            	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  2594
            	    load_spreg( R_EAX, R_PC );
nkeynes@601
  2595
            	    ADD_imm32_r32( pc + disp + 4 - sh4_x86.block_start_pc, R_EAX );
nkeynes@601
  2596
            	    store_spreg( R_EAX, R_NEW_PC );
nkeynes@601
  2597
            	    exit_block_emu(pc+2);
nkeynes@601
  2598
            	    return 2;
nkeynes@601
  2599
            	} else {
nkeynes@601
  2600
            	    sh4_translate_instruction( pc + 2 );
nkeynes@601
  2601
            	    exit_block_rel( disp + pc + 4, pc+4 );
nkeynes@601
  2602
            	    return 4;
nkeynes@601
  2603
            	}
nkeynes@374
  2604
                }
nkeynes@359
  2605
                }
nkeynes@359
  2606
                break;
nkeynes@359
  2607
            case 0xB:
nkeynes@359
  2608
                { /* BSR disp */
nkeynes@359
  2609
                int32_t disp = SIGNEXT12(ir&0xFFF)<<1; 
nkeynes@374
  2610
                if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2611
            	SLOTILLEGAL();
nkeynes@374
  2612
                } else {
nkeynes@590
  2613
            	load_spreg( R_EAX, R_PC );
nkeynes@590
  2614
            	ADD_imm32_r32( pc + 4 - sh4_x86.block_start_pc, R_EAX );
nkeynes@374
  2615
            	store_spreg( R_EAX, R_PR );
nkeynes@590
  2616
            	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  2617
            	sh4_x86.branch_taken = TRUE;
nkeynes@601
  2618
            	sh4_x86.tstate = TSTATE_NONE;
nkeynes@601
  2619
            	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  2620
            	    ADD_imm32_r32( disp, R_EAX );
nkeynes@601
  2621
            	    store_spreg( R_EAX, R_NEW_PC );
nkeynes@601
  2622
            	    exit_block_emu(pc+2);
nkeynes@601
  2623
            	    return 2;
nkeynes@601
  2624
            	} else {
nkeynes@601
  2625
            	    sh4_translate_instruction( pc + 2 );
nkeynes@601
  2626
            	    exit_block_rel( disp + pc + 4, pc+4 );
nkeynes@601
  2627
            	    return 4;
nkeynes@601
  2628
            	}
nkeynes@374
  2629
                }
nkeynes@359
  2630
                }
nkeynes@359
  2631
                break;
nkeynes@359
  2632
            case 0xC:
nkeynes@359
  2633
                switch( (ir&0xF00) >> 8 ) {
nkeynes@359
  2634
                    case 0x0:
nkeynes@359
  2635
                        { /* MOV.B R0, @(disp, GBR) */
nkeynes@359
  2636
                        uint32_t disp = (ir&0xFF); 
nkeynes@586
  2637
                        load_spreg( R_EAX, R_GBR );
nkeynes@586
  2638
                        ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  2639
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2640
                        load_reg( R_EDX, 0 );
nkeynes@586
  2641
                        MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
  2642
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2643
                        }
nkeynes@359
  2644
                        break;
nkeynes@359
  2645
                    case 0x1:
nkeynes@359
  2646
                        { /* MOV.W R0, @(disp, GBR) */
nkeynes@359
  2647
                        uint32_t disp = (ir&0xFF)<<1; 
nkeynes@586
  2648
                        load_spreg( R_EAX, R_GBR );
nkeynes@586
  2649
                        ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  2650
                        check_walign16( R_EAX );
nkeynes@586
  2651
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2652
                        load_reg( R_EDX, 0 );
nkeynes@586
  2653
                        MEM_WRITE_WORD( R_EAX, R_EDX );
nkeynes@417
  2654
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2655
                        }
nkeynes@359
  2656
                        break;
nkeynes@359
  2657
                    case 0x2:
nkeynes@359
  2658
                        { /* MOV.L R0, @(disp, GBR) */
nkeynes@359
  2659
                        uint32_t disp = (ir&0xFF)<<2; 
nkeynes@586
  2660
                        load_spreg( R_EAX, R_GBR );
nkeynes@586
  2661
                        ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  2662
                        check_walign32( R_EAX );
nkeynes@586
  2663
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2664
                        load_reg( R_EDX, 0 );
nkeynes@586
  2665
                        MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  2666
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2667
                        }
nkeynes@359
  2668
                        break;
nkeynes@359
  2669
                    case 0x3:
nkeynes@359
  2670
                        { /* TRAPA #imm */
nkeynes@359
  2671
                        uint32_t imm = (ir&0xFF); 
nkeynes@374
  2672
                        if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2673
                    	SLOTILLEGAL();
nkeynes@374
  2674
                        } else {
nkeynes@590
  2675
                    	load_imm32( R_ECX, pc+2 - sh4_x86.block_start_pc );   // 5
nkeynes@590
  2676
                    	ADD_r32_sh4r( R_ECX, R_PC );
nkeynes@527
  2677
                    	load_imm32( R_EAX, imm );
nkeynes@527
  2678
                    	call_func1( sh4_raise_trap, R_EAX );
nkeynes@417
  2679
                    	sh4_x86.tstate = TSTATE_NONE;
nkeynes@408
  2680
                    	exit_block_pcset(pc);
nkeynes@409
  2681
                    	sh4_x86.branch_taken = TRUE;
nkeynes@408
  2682
                    	return 2;
nkeynes@374
  2683
                        }
nkeynes@359
  2684
                        }
nkeynes@359
  2685
                        break;
nkeynes@359
  2686
                    case 0x4:
nkeynes@359
  2687
                        { /* MOV.B @(disp, GBR), R0 */
nkeynes@359
  2688
                        uint32_t disp = (ir&0xFF); 
nkeynes@586
  2689
                        load_spreg( R_EAX, R_GBR );
nkeynes@586
  2690
                        ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  2691
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2692
                        MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@359
  2693
                        store_reg( R_EAX, 0 );
nkeynes@417
  2694
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2695
                        }
nkeynes@359
  2696
                        break;
nkeynes@359
  2697
                    case 0x5:
nkeynes@359
  2698
                        { /* MOV.W @(disp, GBR), R0 */
nkeynes@359
  2699
                        uint32_t disp = (ir&0xFF)<<1; 
nkeynes@586
  2700
                        load_spreg( R_EAX, R_GBR );
nkeynes@586
  2701
                        ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  2702
                        check_ralign16( R_EAX );
nkeynes@586
  2703
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2704
                        MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@361
  2705
                        store_reg( R_EAX, 0 );
nkeynes@417
  2706
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2707
                        }
nkeynes@359
  2708
                        break;
nkeynes@359
  2709
                    case 0x6:
nkeynes@359
  2710
                        { /* MOV.L @(disp, GBR), R0 */
nkeynes@359
  2711
                        uint32_t disp = (ir&0xFF)<<2; 
nkeynes@586
  2712
                        load_spreg( R_EAX, R_GBR );
nkeynes@586
  2713
                        ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  2714
                        check_ralign32( R_EAX );
nkeynes@586
  2715
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2716
                        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@361
  2717
                        store_reg( R_EAX, 0 );
nkeynes@417
  2718
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2719
                        }
nkeynes@359
  2720
                        break;
nkeynes@359
  2721
                    case 0x7:
nkeynes@359
  2722
                        { /* MOVA @(disp, PC), R0 */
nkeynes@359
  2723
                        uint32_t disp = (ir&0xFF)<<2; 
nkeynes@374
  2724
                        if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2725
                    	SLOTILLEGAL();
nkeynes@374
  2726
                        } else {
nkeynes@586
  2727
                    	load_imm32( R_ECX, (pc - sh4_x86.block_start_pc) + disp + 4 - (pc&0x03) );
nkeynes@586
  2728
                    	ADD_sh4r_r32( R_PC, R_ECX );
nkeynes@374
  2729
                    	store_reg( R_ECX, 0 );
nkeynes@586
  2730
                    	sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
  2731
                        }
nkeynes@359
  2732
                        }
nkeynes@359
  2733
                        break;
nkeynes@359
  2734
                    case 0x8:
nkeynes@359
  2735
                        { /* TST #imm, R0 */
nkeynes@359
  2736
                        uint32_t imm = (ir&0xFF); 
nkeynes@368
  2737
                        load_reg( R_EAX, 0 );
nkeynes@368
  2738
                        TEST_imm32_r32( imm, R_EAX );
nkeynes@368
  2739
                        SETE_t();
nkeynes@417
  2740
                        sh4_x86.tstate = TSTATE_E;
nkeynes@359
  2741
                        }
nkeynes@359
  2742
                        break;
nkeynes@359
  2743
                    case 0x9:
nkeynes@359
  2744
                        { /* AND #imm, R0 */
nkeynes@359
  2745
                        uint32_t imm = (ir&0xFF); 
nkeynes@359
  2746
                        load_reg( R_EAX, 0 );
nkeynes@359
  2747
                        AND_imm32_r32(imm, R_EAX); 
nkeynes@359
  2748
                        store_reg( R_EAX, 0 );
nkeynes@417
  2749
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2750
                        }
nkeynes@359
  2751
                        break;
nkeynes@359
  2752
                    case 0xA:
nkeynes@359
  2753
                        { /* XOR #imm, R0 */
nkeynes@359
  2754
                        uint32_t imm = (ir&0xFF); 
nkeynes@359
  2755
                        load_reg( R_EAX, 0 );
nkeynes@359
  2756
                        XOR_imm32_r32( imm, R_EAX );
nkeynes@359
  2757
                        store_reg( R_EAX, 0 );
nkeynes@417
  2758
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2759
                        }
nkeynes@359
  2760
                        break;
nkeynes@359
  2761
                    case 0xB:
nkeynes@359
  2762
                        { /* OR #imm, R0 */
nkeynes@359
  2763
                        uint32_t imm = (ir&0xFF); 
nkeynes@359
  2764
                        load_reg( R_EAX, 0 );
nkeynes@359
  2765
                        OR_imm32_r32(imm, R_EAX);
nkeynes@359
  2766
                        store_reg( R_EAX, 0 );
nkeynes@417
  2767
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2768
                        }
nkeynes@359
  2769
                        break;
nkeynes@359
  2770
                    case 0xC:
nkeynes@359
  2771
                        { /* TST.B #imm, @(R0, GBR) */
nkeynes@359
  2772
                        uint32_t imm = (ir&0xFF); 
nkeynes@368
  2773
                        load_reg( R_EAX, 0);
nkeynes@368
  2774
                        load_reg( R_ECX, R_GBR);
nkeynes@586
  2775
                        ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
  2776
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2777
                        MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@394
  2778
                        TEST_imm8_r8( imm, R_AL );
nkeynes@368
  2779
                        SETE_t();
nkeynes@417
  2780
                        sh4_x86.tstate = TSTATE_E;
nkeynes@359
  2781
                        }
nkeynes@359
  2782
                        break;
nkeynes@359
  2783
                    case 0xD:
nkeynes@359
  2784
                        { /* AND.B #imm, @(R0, GBR) */
nkeynes@359
  2785
                        uint32_t imm = (ir&0xFF); 
nkeynes@359
  2786
                        load_reg( R_EAX, 0 );
nkeynes@359
  2787
                        load_spreg( R_ECX, R_GBR );
nkeynes@586
  2788
                        ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
  2789
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2790
                        PUSH_realigned_r32(R_EAX);
nkeynes@586
  2791
                        MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@547
  2792
                        POP_realigned_r32(R_ECX);
nkeynes@386
  2793
                        AND_imm32_r32(imm, R_EAX );
nkeynes@359
  2794
                        MEM_WRITE_BYTE( R_ECX, R_EAX );
nkeynes@417
  2795
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2796
                        }
nkeynes@359
  2797
                        break;
nkeynes@359
  2798
                    case 0xE:
nkeynes@359
  2799
                        { /* XOR.B #imm, @(R0, GBR) */
nkeynes@359
  2800
                        uint32_t imm = (ir&0xFF); 
nkeynes@359
  2801
                        load_reg( R_EAX, 0 );
nkeynes@359
  2802
                        load_spreg( R_ECX, R_GBR );
nkeynes@586
  2803
                        ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
  2804
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2805
                        PUSH_realigned_r32(R_EAX);
nkeynes@586
  2806
                        MEM_READ_BYTE(R_EAX, R_EAX);
nkeynes@547
  2807
                        POP_realigned_r32(R_ECX);
nkeynes@359
  2808
                        XOR_imm32_r32( imm, R_EAX );
nkeynes@359
  2809
                        MEM_WRITE_BYTE( R_ECX, R_EAX );
nkeynes@417
  2810
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2811
                        }
nkeynes@359
  2812
                        break;
nkeynes@359
  2813
                    case 0xF:
nkeynes@359
  2814
                        { /* OR.B #imm, @(R0, GBR) */
nkeynes@359
  2815
                        uint32_t imm = (ir&0xFF); 
nkeynes@374
  2816
                        load_reg( R_EAX, 0 );
nkeynes@374
  2817
                        load_spreg( R_ECX, R_GBR );
nkeynes@586
  2818
                        ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
  2819
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2820
                        PUSH_realigned_r32(R_EAX);
nkeynes@586
  2821
                        MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@547
  2822
                        POP_realigned_r32(R_ECX);
nkeynes@386
  2823
                        OR_imm32_r32(imm, R_EAX );
nkeynes@374
  2824
                        MEM_WRITE_BYTE( R_ECX, R_EAX );
nkeynes@417
  2825
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2826
                        }
nkeynes@359
  2827
                        break;
nkeynes@359
  2828
                }
nkeynes@359
  2829
                break;
nkeynes@359
  2830
            case 0xD:
nkeynes@359
  2831
                { /* MOV.L @(disp, PC), Rn */
nkeynes@359
  2832
                uint32_t Rn = ((ir>>8)&0xF); uint32_t disp = (ir&0xFF)<<2; 
nkeynes@374
  2833
                if( sh4_x86.in_delay_slot ) {
nkeynes@374
  2834
            	SLOTILLEGAL();
nkeynes@374
  2835
                } else {
nkeynes@388
  2836
            	uint32_t target = (pc & 0xFFFFFFFC) + disp + 4;
nkeynes@586
  2837
            	if( IS_IN_ICACHE(target) ) {
nkeynes@586
  2838
            	    // If the target address is in the same page as the code, it's
nkeynes@586
  2839
            	    // pretty safe to just ref it directly and circumvent the whole
nkeynes@586
  2840
            	    // memory subsystem. (this is a big performance win)
nkeynes@586
  2841
            
nkeynes@586
  2842
            	    // FIXME: There's a corner-case that's not handled here when
nkeynes@586
  2843
            	    // the current code-page is in the ITLB but not in the UTLB.
nkeynes@586
  2844
            	    // (should generate a TLB miss although need to test SH4 
nkeynes@586
  2845
            	    // behaviour to confirm) Unlikely to be anyone depending on this
nkeynes@586
  2846
            	    // behaviour though.
nkeynes@586
  2847
            	    sh4ptr_t ptr = GET_ICACHE_PTR(target);
nkeynes@527
  2848
            	    MOV_moff32_EAX( ptr );
nkeynes@388
  2849
            	} else {
nkeynes@586
  2850
            	    // Note: we use sh4r.pc for the calc as we could be running at a
nkeynes@586
  2851
            	    // different virtual address than the translation was done with,
nkeynes@586
  2852
            	    // but we can safely assume that the low bits are the same.
nkeynes@586
  2853
            	    load_imm32( R_EAX, (pc-sh4_x86.block_start_pc) + disp + 4 - (pc&0x03) );
nkeynes@586
  2854
            	    ADD_sh4r_r32( R_PC, R_EAX );
nkeynes@586
  2855
            	    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2856
            	    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@586
  2857
            	    sh4_x86.tstate = TSTATE_NONE;
nkeynes@388
  2858
            	}
nkeynes@386
  2859
            	store_reg( R_EAX, Rn );
nkeynes@374
  2860
                }
nkeynes@359
  2861
                }
nkeynes@359
  2862
                break;
nkeynes@359
  2863
            case 0xE:
nkeynes@359
  2864
                { /* MOV #imm, Rn */
nkeynes@359
  2865
                uint32_t Rn = ((ir>>8)&0xF); int32_t imm = SIGNEXT8(ir&0xFF); 
nkeynes@359
  2866
                load_imm32( R_EAX, imm );
nkeynes@359
  2867
                store_reg( R_EAX, Rn );
nkeynes@359
  2868
                }
nkeynes@359
  2869
                break;
nkeynes@359
  2870
            case 0xF:
nkeynes@359
  2871
                switch( ir&0xF ) {
nkeynes@359
  2872
                    case 0x0:
nkeynes@359
  2873
                        { /* FADD FRm, FRn */
nkeynes@359
  2874
                        uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF); 
nkeynes@377
  2875
                        check_fpuen();
nkeynes@377
  2876
                        load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  2877
                        TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@377
  2878
                        load_fr_bank( R_EDX );
nkeynes@380
  2879
                        JNE_rel8(13,doubleprec);
nkeynes@377
  2880
                        push_fr(R_EDX, FRm);
nkeynes@377
  2881
                        push_fr(R_EDX, FRn);
nkeynes@377
  2882
                        FADDP_st(1);
nkeynes@377
  2883
                        pop_fr(R_EDX, FRn);
nkeynes@380
  2884
                        JMP_rel8(11,end);
nkeynes@380
  2885
                        JMP_TARGET(doubleprec);
nkeynes@377
  2886
                        push_dr(R_EDX, FRm);
nkeynes@377
  2887
                        push_dr(R_EDX, FRn);
nkeynes@377
  2888
                        FADDP_st(1);
nkeynes@377
  2889
                        pop_dr(R_EDX, FRn);
nkeynes@380
  2890
                        JMP_TARGET(end);
nkeynes@417
  2891
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2892
                        }
nkeynes@359
  2893
                        break;
nkeynes@359
  2894
                    case 0x1:
nkeynes@359
  2895
                        { /* FSUB FRm, FRn */
nkeynes@359
  2896
                        uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF); 
nkeynes@377
  2897
                        check_fpuen();
nkeynes@377
  2898
                        load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  2899
                        TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@377
  2900
                        load_fr_bank( R_EDX );
nkeynes@380
  2901
                        JNE_rel8(13, doubleprec);
nkeynes@377
  2902
                        push_fr(R_EDX, FRn);
nkeynes@377
  2903
                        push_fr(R_EDX, FRm);
nkeynes@388
  2904
                        FSUBP_st(1);
nkeynes@377
  2905
                        pop_fr(R_EDX, FRn);
nkeynes@380
  2906
                        JMP_rel8(11, end);
nkeynes@380
  2907
                        JMP_TARGET(doubleprec);
nkeynes@377
  2908
                        push_dr(R_EDX, FRn);
nkeynes@377
  2909
                        push_dr(R_EDX, FRm);
nkeynes@388
  2910
                        FSUBP_st(1);
nkeynes@377
  2911
                        pop_dr(R_EDX, FRn);
nkeynes@380
  2912
                        JMP_TARGET(end);
nkeynes@417
  2913
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2914
                        }
nkeynes@359
  2915
                        break;
nkeynes@359
  2916
                    case 0x2:
nkeynes@359
  2917
                        { /* FMUL FRm, FRn */
nkeynes@359
  2918
                        uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF); 
nkeynes@377
  2919
                        check_fpuen();
nkeynes@377
  2920
                        load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  2921
                        TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@377
  2922
                        load_fr_bank( R_EDX );
nkeynes@380
  2923
                        JNE_rel8(13, doubleprec);
nkeynes@377
  2924
                        push_fr(R_EDX, FRm);
nkeynes@377
  2925
                        push_fr(R_EDX, FRn);
nkeynes@377
  2926
                        FMULP_st(1);
nkeynes@377
  2927
                        pop_fr(R_EDX, FRn);
nkeynes@380
  2928
                        JMP_rel8(11, end);
nkeynes@380
  2929
                        JMP_TARGET(doubleprec);
nkeynes@377
  2930
                        push_dr(R_EDX, FRm);
nkeynes@377
  2931
                        push_dr(R_EDX, FRn);
nkeynes@377
  2932
                        FMULP_st(1);
nkeynes@377
  2933
                        pop_dr(R_EDX, FRn);
nkeynes@380
  2934
                        JMP_TARGET(end);
nkeynes@417
  2935
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2936
                        }
nkeynes@359
  2937
                        break;
nkeynes@359
  2938
                    case 0x3:
nkeynes@359
  2939
                        { /* FDIV FRm, FRn */
nkeynes@359
  2940
                        uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF); 
nkeynes@377
  2941
                        check_fpuen();
nkeynes@377
  2942
                        load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  2943
                        TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@377
  2944
                        load_fr_bank( R_EDX );
nkeynes@380
  2945
                        JNE_rel8(13, doubleprec);
nkeynes@377
  2946
                        push_fr(R_EDX, FRn);
nkeynes@377
  2947
                        push_fr(R_EDX, FRm);
nkeynes@377
  2948
                        FDIVP_st(1);
nkeynes@377
  2949
                        pop_fr(R_EDX, FRn);
nkeynes@380
  2950
                        JMP_rel8(11, end);
nkeynes@380
  2951
                        JMP_TARGET(doubleprec);
nkeynes@377
  2952
                        push_dr(R_EDX, FRn);
nkeynes@377
  2953
                        push_dr(R_EDX, FRm);
nkeynes@377
  2954
                        FDIVP_st(1);
nkeynes@377
  2955
                        pop_dr(R_EDX, FRn);
nkeynes@380
  2956
                        JMP_TARGET(end);
nkeynes@417
  2957
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2958
                        }
nkeynes@359
  2959
                        break;
nkeynes@359
  2960
                    case 0x4:
nkeynes@359
  2961
                        { /* FCMP/EQ FRm, FRn */
nkeynes@359
  2962
                        uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF); 
nkeynes@377
  2963
                        check_fpuen();
nkeynes@377
  2964
                        load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  2965
                        TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@377
  2966
                        load_fr_bank( R_EDX );
nkeynes@380
  2967
                        JNE_rel8(8, doubleprec);
nkeynes@377
  2968
                        push_fr(R_EDX, FRm);
nkeynes@377
  2969
                        push_fr(R_EDX, FRn);
nkeynes@380
  2970
                        JMP_rel8(6, end);
nkeynes@380
  2971
                        JMP_TARGET(doubleprec);
nkeynes@377
  2972
                        push_dr(R_EDX, FRm);
nkeynes@377
  2973
                        push_dr(R_EDX, FRn);
nkeynes@386
  2974
                        JMP_TARGET(end);
nkeynes@377
  2975
                        FCOMIP_st(1);
nkeynes@377
  2976
                        SETE_t();
nkeynes@377
  2977
                        FPOP_st();
nkeynes@417
  2978
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2979
                        }
nkeynes@359
  2980
                        break;
nkeynes@359
  2981
                    case 0x5:
nkeynes@359
  2982
                        { /* FCMP/GT FRm, FRn */
nkeynes@359
  2983
                        uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF); 
nkeynes@377
  2984
                        check_fpuen();
nkeynes@377
  2985
                        load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  2986
                        TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@377
  2987
                        load_fr_bank( R_EDX );
nkeynes@380
  2988
                        JNE_rel8(8, doubleprec);
nkeynes@377
  2989
                        push_fr(R_EDX, FRm);
nkeynes@377
  2990
                        push_fr(R_EDX, FRn);
nkeynes@380
  2991
                        JMP_rel8(6, end);
nkeynes@380
  2992
                        JMP_TARGET(doubleprec);
nkeynes@377
  2993
                        push_dr(R_EDX, FRm);
nkeynes@377
  2994
                        push_dr(R_EDX, FRn);
nkeynes@380
  2995
                        JMP_TARGET(end);
nkeynes@377
  2996
                        FCOMIP_st(1);
nkeynes@377
  2997
                        SETA_t();
nkeynes@377
  2998
                        FPOP_st();
nkeynes@417
  2999
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3000
                        }
nkeynes@359
  3001
                        break;
nkeynes@359
  3002
                    case 0x6:
nkeynes@359
  3003
                        { /* FMOV @(R0, Rm), FRn */
nkeynes@359
  3004
                        uint32_t FRn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
  3005
                        check_fpuen();
nkeynes@586
  3006
                        load_reg( R_EAX, Rm );
nkeynes@586
  3007
                        ADD_sh4r_r32( REG_OFFSET(r[0]), R_EAX );
nkeynes@586
  3008
                        check_ralign32( R_EAX );
nkeynes@586
  3009
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@416
  3010
                        load_spreg( R_EDX, R_FPSCR );
nkeynes@416
  3011
                        TEST_imm32_r32( FPSCR_SZ, R_EDX );
nkeynes@586
  3012
                        JNE_rel8(8 + MEM_READ_SIZE, doublesize);
nkeynes@586
  3013
                        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@416
  3014
                        load_fr_bank( R_EDX );
nkeynes@416
  3015
                        store_fr( R_EDX, R_EAX, FRn );
nkeynes@375
  3016
                        if( FRn&1 ) {
nkeynes@527
  3017
                    	JMP_rel8(21 + MEM_READ_DOUBLE_SIZE, end);
nkeynes@380
  3018
                    	JMP_TARGET(doublesize);
nkeynes@586
  3019
                    	MEM_READ_DOUBLE( R_EAX, R_ECX, R_EAX );
nkeynes@416
  3020
                    	load_spreg( R_EDX, R_FPSCR ); // assume read_long clobbered it
nkeynes@416
  3021
                    	load_xf_bank( R_EDX );
nkeynes@586
  3022
                    	store_fr( R_EDX, R_ECX, FRn&0x0E );
nkeynes@586
  3023
                    	store_fr( R_EDX, R_EAX, FRn|0x01 );
nkeynes@380
  3024
                    	JMP_TARGET(end);
nkeynes@375
  3025
                        } else {
nkeynes@527
  3026
                    	JMP_rel8(9 + MEM_READ_DOUBLE_SIZE, end);
nkeynes@380
  3027
                    	JMP_TARGET(doublesize);
nkeynes@586
  3028
                    	MEM_READ_DOUBLE( R_EAX, R_ECX, R_EAX );
nkeynes@416
  3029
                    	load_fr_bank( R_EDX );
nkeynes@586
  3030
                    	store_fr( R_EDX, R_ECX, FRn&0x0E );
nkeynes@586
  3031
                    	store_fr( R_EDX, R_EAX, FRn|0x01 );
nkeynes@380
  3032
                    	JMP_TARGET(end);
nkeynes@377
  3033
                        }
nkeynes@417
  3034
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  3035
                        }
nkeynes@377
  3036
                        break;
nkeynes@377
  3037
                    case 0x7:
nkeynes@377
  3038
                        { /* FMOV FRm, @(R0, Rn) */
nkeynes@377
  3039
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF); 
nkeynes@586
  3040
                        check_fpuen();
nkeynes@586
  3041
                        load_reg( R_EAX, Rn );
nkeynes@586
  3042
                        ADD_sh4r_r32( REG_OFFSET(r[0]), R_EAX );
nkeynes@586
  3043
                        check_walign32( R_EAX );
nkeynes@586
  3044
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@416
  3045
                        load_spreg( R_EDX, R_FPSCR );
nkeynes@416
  3046
                        TEST_imm32_r32( FPSCR_SZ, R_EDX );
nkeynes@586
  3047
                        JNE_rel8(8 + MEM_WRITE_SIZE, doublesize);
nkeynes@416
  3048
                        load_fr_bank( R_EDX );
nkeynes@586
  3049
                        load_fr( R_EDX, R_ECX, FRm );
nkeynes@586
  3050
                        MEM_WRITE_LONG( R_EAX, R_ECX ); // 12
nkeynes@377
  3051
                        if( FRm&1 ) {
nkeynes@527
  3052
                    	JMP_rel8( 18 + MEM_WRITE_DOUBLE_SIZE, end );
nkeynes@380
  3053
                    	JMP_TARGET(doublesize);
nkeynes@416
  3054
                    	load_xf_bank( R_EDX );
nkeynes@586
  3055
                    	load_fr( R_EDX, R_ECX, FRm&0x0E );
nkeynes@416
  3056
                    	load_fr( R_EDX, R_EDX, FRm|0x01 );
nkeynes@586
  3057
                    	MEM_WRITE_DOUBLE( R_EAX, R_ECX, R_EDX );
nkeynes@380
  3058
                    	JMP_TARGET(end);
nkeynes@377
  3059
                        } else {
nkeynes@527
  3060
                    	JMP_rel8( 9 + MEM_WRITE_DOUBLE_SIZE, end );
nkeynes@380
  3061
                    	JMP_TARGET(doublesize);
nkeynes@416
  3062
                    	load_fr_bank( R_EDX );
nkeynes@586
  3063
                    	load_fr( R_EDX, R_ECX, FRm&0x0E );
nkeynes@416
  3064
                    	load_fr( R_EDX, R_EDX, FRm|0x01 );
nkeynes@586
  3065
                    	MEM_WRITE_DOUBLE( R_EAX, R_ECX, R_EDX );
nkeynes@380
  3066
                    	JMP_TARGET(end);
nkeynes@377
  3067
                        }
nkeynes@417
  3068
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  3069
                        }
nkeynes@377
  3070
                        break;
nkeynes@377
  3071
                    case 0x8:
nkeynes@377
  3072
                        { /* FMOV @Rm, FRn */
nkeynes@377
  3073
                        uint32_t FRn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
  3074
                        check_fpuen();
nkeynes@586
  3075
                        load_reg( R_EAX, Rm );
nkeynes@586
  3076
                        check_ralign32( R_EAX );
nkeynes@586
  3077
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@416
  3078
                        load_spreg( R_EDX, R_FPSCR );
nkeynes@416
  3079
                        TEST_imm32_r32( FPSCR_SZ, R_EDX );
nkeynes@586
  3080
                        JNE_rel8(8 + MEM_READ_SIZE, doublesize);
nkeynes@586
  3081
                        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@416
  3082
                        load_fr_bank( R_EDX );
nkeynes@416
  3083
                        store_fr( R_EDX, R_EAX, FRn );
nkeynes@377
  3084
                        if( FRn&1 ) {
nkeynes@527
  3085
                    	JMP_rel8(21 + MEM_READ_DOUBLE_SIZE, end);
nkeynes@380
  3086
                    	JMP_TARGET(doublesize);
nkeynes@586
  3087
                    	MEM_READ_DOUBLE( R_EAX, R_ECX, R_EAX );
nkeynes@416
  3088
                    	load_spreg( R_EDX, R_FPSCR ); // assume read_long clobbered it
nkeynes@416
  3089
                    	load_xf_bank( R_EDX );
nkeynes@586
  3090
                    	store_fr( R_EDX, R_ECX, FRn&0x0E );
nkeynes@586
  3091
                    	store_fr( R_EDX, R_EAX, FRn|0x01 );
nkeynes@380
  3092
                    	JMP_TARGET(end);
nkeynes@377
  3093
                        } else {
nkeynes@527
  3094
                    	JMP_rel8(9 + MEM_READ_DOUBLE_SIZE, end);
nkeynes@380
  3095
                    	JMP_TARGET(doublesize);
nkeynes@586
  3096
                    	MEM_READ_DOUBLE( R_EAX, R_ECX, R_EAX );
nkeynes@416
  3097
                    	load_fr_bank( R_EDX );
nkeynes@586
  3098
                    	store_fr( R_EDX, R_ECX, FRn&0x0E );
nkeynes@586
  3099
                    	store_fr( R_EDX, R_EAX, FRn|0x01 );
nkeynes@380
  3100
                    	JMP_TARGET(end);
nkeynes@375
  3101
                        }
nkeynes@417
  3102
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3103
                        }
nkeynes@359
  3104
                        break;
nkeynes@359
  3105
                    case 0x9:
nkeynes@359
  3106
                        { /* FMOV @Rm+, FRn */
nkeynes@359
  3107
                        uint32_t FRn = ((ir>>8)&0xF); uint32_t Rm = ((ir>>4)&0xF); 
nkeynes@586
  3108
                        check_fpuen();
nkeynes@586
  3109
                        load_reg( R_EAX, Rm );
nkeynes@586
  3110
                        check_ralign32( R_EAX );
nkeynes@586
  3111
                        MMU_TRANSLATE_READ( R_EAX );
nkeynes@416
  3112
                        load_spreg( R_EDX, R_FPSCR );
nkeynes@416
  3113
                        TEST_imm32_r32( FPSCR_SZ, R_EDX );
nkeynes@586
  3114
                        JNE_rel8(12 + MEM_READ_SIZE, doublesize);
nkeynes@586
  3115
                        ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  3116
                        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@416
  3117
                        load_fr_bank( R_EDX );
nkeynes@416
  3118
                        store_fr( R_EDX, R_EAX, FRn );
nkeynes@377
  3119
                        if( FRn&1 ) {
nkeynes@586
  3120
                    	JMP_rel8(25 + MEM_READ_DOUBLE_SIZE, end);
nkeynes@380
  3121
                    	JMP_TARGET(doublesize);
nkeynes@586
  3122
                    	ADD_imm8s_sh4r( 8, REG_OFFSET(r[Rm]) );
nkeynes@586
  3123
                    	MEM_READ_DOUBLE( R_EAX, R_ECX, R_EAX );
nkeynes@416
  3124
                    	load_spreg( R_EDX, R_FPSCR ); // assume read_long clobbered it
nkeynes@416
  3125
                    	load_xf_bank( R_EDX );
nkeynes@586
  3126
                    	store_fr( R_EDX, R_ECX, FRn&0x0E );
nkeynes@586
  3127
                    	store_fr( R_EDX, R_EAX, FRn|0x01 );
nkeynes@380
  3128
                    	JMP_TARGET(end);
nkeynes@377
  3129
                        } else {
nkeynes@586
  3130
                    	JMP_rel8(13 + MEM_READ_DOUBLE_SIZE, end);
nkeynes@586
  3131
                    	ADD_imm8s_sh4r( 8, REG_OFFSET(r[Rm]) );
nkeynes@586
  3132
                    	MEM_READ_DOUBLE( R_EAX, R_ECX, R_EAX );
nkeynes@416
  3133
                    	load_fr_bank( R_EDX );
nkeynes@586
  3134
                    	store_fr( R_EDX, R_ECX, FRn&0x0E );
nkeynes@586
  3135
                    	store_fr( R_EDX, R_EAX, FRn|0x01 );
nkeynes@380
  3136
                    	JMP_TARGET(end);
nkeynes@377
  3137
                        }
nkeynes@417
  3138
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3139
                        }
nkeynes@359
  3140
                        break;
nkeynes@359
  3141
                    case 0xA:
nkeynes@359
  3142
                        { /* FMOV FRm, @Rn */
nkeynes@359
  3143
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF); 
nkeynes@586
  3144
                        check_fpuen();
nkeynes@586
  3145
                        load_reg( R_EAX, Rn );
nkeynes@586
  3146
                        check_walign32( R_EAX );
nkeynes@586
  3147
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@416
  3148
                        load_spreg( R_EDX, R_FPSCR );
nkeynes@416
  3149
                        TEST_imm32_r32( FPSCR_SZ, R_EDX );
nkeynes@586
  3150
                        JNE_rel8(8 + MEM_WRITE_SIZE, doublesize);
nkeynes@416
  3151
                        load_fr_bank( R_EDX );
nkeynes@586
  3152
                        load_fr( R_EDX, R_ECX, FRm );
nkeynes@586
  3153
                        MEM_WRITE_LONG( R_EAX, R_ECX ); // 12
nkeynes@375
  3154
                        if( FRm&1 ) {
nkeynes@527
  3155
                    	JMP_rel8( 18 + MEM_WRITE_DOUBLE_SIZE, end );
nkeynes@380
  3156
                    	JMP_TARGET(doublesize);
nkeynes@416
  3157
                    	load_xf_bank( R_EDX );
nkeynes@586
  3158
                    	load_fr( R_EDX, R_ECX, FRm&0x0E );
nkeynes@416
  3159
                    	load_fr( R_EDX, R_EDX, FRm|0x01 );
nkeynes@586
  3160
                    	MEM_WRITE_DOUBLE( R_EAX, R_ECX, R_EDX );
nkeynes@380
  3161
                    	JMP_TARGET(end);
nkeynes@375
  3162
                        } else {
nkeynes@527
  3163
                    	JMP_rel8( 9 + MEM_WRITE_DOUBLE_SIZE, end );
nkeynes@380
  3164
                    	JMP_TARGET(doublesize);
nkeynes@416
  3165
                    	load_fr_bank( R_EDX );
nkeynes@586
  3166
                    	load_fr( R_EDX, R_ECX, FRm&0x0E );
nkeynes@416
  3167
                    	load_fr( R_EDX, R_EDX, FRm|0x01 );
nkeynes@586
  3168
                    	MEM_WRITE_DOUBLE( R_EAX, R_ECX, R_EDX );
nkeynes@380
  3169
                    	JMP_TARGET(end);
nkeynes@375
  3170
                        }
nkeynes@417
  3171
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3172
                        }
nkeynes@359
  3173
                        break;
nkeynes@359
  3174
                    case 0xB:
nkeynes@359
  3175
                        { /* FMOV FRm, @-Rn */
nkeynes@359
  3176
                        uint32_t Rn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF); 
nkeynes@586
  3177
                        check_fpuen();
nkeynes@586
  3178
                        load_reg( R_EAX, Rn );
nkeynes@586
  3179
                        check_walign32( R_EAX );
nkeynes@416
  3180
                        load_spreg( R_EDX, R_FPSCR );
nkeynes@416
  3181
                        TEST_imm32_r32( FPSCR_SZ, R_EDX );
nkeynes@586
  3182
                        JNE_rel8(15 + MEM_WRITE_SIZE + MMU_TRANSLATE_SIZE, doublesize);
nkeynes@586
  3183
                        ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  3184
                        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@416
  3185
                        load_fr_bank( R_EDX );
nkeynes@586
  3186
                        load_fr( R_EDX, R_ECX, FRm );
nkeynes@586
  3187
                        ADD_imm8s_sh4r(-4,REG_OFFSET(r[Rn]));
nkeynes@586
  3188
                        MEM_WRITE_LONG( R_EAX, R_ECX ); // 12
nkeynes@377
  3189
                        if( FRm&1 ) {
nkeynes@586
  3190
                    	JMP_rel8( 25 + MEM_WRITE_DOUBLE_SIZE + MMU_TRANSLATE_SIZE, end );
nkeynes@380
  3191
                    	JMP_TARGET(doublesize);
nkeynes@586
  3192
                    	ADD_imm8s_r32(-8,R_EAX);
nkeynes@586
  3193
                    	MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@416
  3194
                    	load_xf_bank( R_EDX );
nkeynes@586
  3195
                    	load_fr( R_EDX, R_ECX, FRm&0x0E );
nkeynes@416
  3196
                    	load_fr( R_EDX, R_EDX, FRm|0x01 );
nkeynes@586
  3197
                    	ADD_imm8s_sh4r(-8,REG_OFFSET(r[Rn]));
nkeynes@586
  3198
                    	MEM_WRITE_DOUBLE( R_EAX, R_ECX, R_EDX );
nkeynes@380
  3199
                    	JMP_TARGET(end);
nkeynes@377
  3200
                        } else {
nkeynes@586
  3201
                    	JMP_rel8( 16 + MEM_WRITE_DOUBLE_SIZE + MMU_TRANSLATE_SIZE, end );
nkeynes@380
  3202
                    	JMP_TARGET(doublesize);
nkeynes@586
  3203
                    	ADD_imm8s_r32(-8,R_EAX);
nkeynes@586
  3204
                    	MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@416
  3205
                    	load_fr_bank( R_EDX );
nkeynes@586
  3206
                    	load_fr( R_EDX, R_ECX, FRm&0x0E );
nkeynes@416
  3207
                    	load_fr( R_EDX, R_EDX, FRm|0x01 );
nkeynes@586
  3208
                    	ADD_imm8s_sh4r(-8,REG_OFFSET(r[Rn]));
nkeynes@586
  3209
                    	MEM_WRITE_DOUBLE( R_EAX, R_ECX, R_EDX );
nkeynes@380
  3210
                    	JMP_TARGET(end);
nkeynes@377
  3211
                        }
nkeynes@417
  3212
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3213
                        }
nkeynes@359
  3214
                        break;
nkeynes@359
  3215
                    case 0xC:
nkeynes@359
  3216
                        { /* FMOV FRm, FRn */
nkeynes@359
  3217
                        uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF); 
nkeynes@375
  3218
                        /* As horrible as this looks, it's actually covering 5 separate cases:
nkeynes@375
  3219
                         * 1. 32-bit fr-to-fr (PR=0)
nkeynes@375
  3220
                         * 2. 64-bit dr-to-dr (PR=1, FRm&1 == 0, FRn&1 == 0 )
nkeynes@375
  3221
                         * 3. 64-bit dr-to-xd (PR=1, FRm&1 == 0, FRn&1 == 1 )
nkeynes@375
  3222
                         * 4. 64-bit xd-to-dr (PR=1, FRm&1 == 1, FRn&1 == 0 )
nkeynes@375
  3223
                         * 5. 64-bit xd-to-xd (PR=1, FRm&1 == 1, FRn&1 == 1 )
nkeynes@375
  3224
                         */
nkeynes@377
  3225
                        check_fpuen();
nkeynes@375
  3226
                        load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  3227
                        load_fr_bank( R_EDX );
nkeynes@375
  3228
                        TEST_imm32_r32( FPSCR_SZ, R_ECX );
nkeynes@380
  3229
                        JNE_rel8(8, doublesize);
nkeynes@375
  3230
                        load_fr( R_EDX, R_EAX, FRm ); // PR=0 branch
nkeynes@375
  3231
                        store_fr( R_EDX, R_EAX, FRn );
nkeynes@375
  3232
                        if( FRm&1 ) {
nkeynes@386
  3233
                    	JMP_rel8(24, end);
nkeynes@380
  3234
                    	JMP_TARGET(doublesize);
nkeynes@375
  3235
                    	load_xf_bank( R_ECX ); 
nkeynes@375
  3236
                    	load_fr( R_ECX, R_EAX, FRm-1 );
nkeynes@375
  3237
                    	if( FRn&1 ) {
nkeynes@375
  3238
                    	    load_fr( R_ECX, R_EDX, FRm );
nkeynes@375
  3239
                    	    store_fr( R_ECX, R_EAX, FRn-1 );
nkeynes@375
  3240
                    	    store_fr( R_ECX, R_EDX, FRn );
nkeynes@375
  3241
                    	} else /* FRn&1 == 0 */ {
nkeynes@375
  3242
                    	    load_fr( R_ECX, R_ECX, FRm );
nkeynes@388
  3243
                    	    store_fr( R_EDX, R_EAX, FRn );
nkeynes@388
  3244
                    	    store_fr( R_EDX, R_ECX, FRn+1 );
nkeynes@375
  3245
                    	}
nkeynes@380
  3246
                    	JMP_TARGET(end);
nkeynes@375
  3247
                        } else /* FRm&1 == 0 */ {
nkeynes@375
  3248
                    	if( FRn&1 ) {
nkeynes@386
  3249
                    	    JMP_rel8(24, end);
nkeynes@375
  3250
                    	    load_xf_bank( R_ECX );
nkeynes@375
  3251
                    	    load_fr( R_EDX, R_EAX, FRm );
nkeynes@375
  3252
                    	    load_fr( R_EDX, R_EDX, FRm+1 );
nkeynes@375
  3253
                    	    store_fr( R_ECX, R_EAX, FRn-1 );
nkeynes@375
  3254
                    	    store_fr( R_ECX, R_EDX, FRn );
nkeynes@380
  3255
                    	    JMP_TARGET(end);
nkeynes@375
  3256
                    	} else /* FRn&1 == 0 */ {
nkeynes@380
  3257
                    	    JMP_rel8(12, end);
nkeynes@375
  3258
                    	    load_fr( R_EDX, R_EAX, FRm );
nkeynes@375
  3259
                    	    load_fr( R_EDX, R_ECX, FRm+1 );
nkeynes@375
  3260
                    	    store_fr( R_EDX, R_EAX, FRn );
nkeynes@375
  3261
                    	    store_fr( R_EDX, R_ECX, FRn+1 );
nkeynes@380
  3262
                    	    JMP_TARGET(end);
nkeynes@375
  3263
                    	}
nkeynes@375
  3264
                        }
nkeynes@417
  3265
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3266
                        }
nkeynes@359
  3267
                        break;
nkeynes@359
  3268
                    case 0xD:
nkeynes@359
  3269
                        switch( (ir&0xF0) >> 4 ) {
nkeynes@359
  3270
                            case 0x0:
nkeynes@359
  3271
                                { /* FSTS FPUL, FRn */
nkeynes@359
  3272
                                uint32_t FRn = ((ir>>8)&0xF); 
nkeynes@377
  3273
                                check_fpuen();
nkeynes@377
  3274
                                load_fr_bank( R_ECX );
nkeynes@377
  3275
                                load_spreg( R_EAX, R_FPUL );
nkeynes@377
  3276
                                store_fr( R_ECX, R_EAX, FRn );
nkeynes@417
  3277
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3278
                                }
nkeynes@359
  3279
                                break;
nkeynes@359
  3280
                            case 0x1:
nkeynes@359
  3281
                                { /* FLDS FRm, FPUL */
nkeynes@359
  3282
                                uint32_t FRm = ((ir>>8)&0xF); 
nkeynes@377
  3283
                                check_fpuen();
nkeynes@377
  3284
                                load_fr_bank( R_ECX );
nkeynes@377
  3285
                                load_fr( R_ECX, R_EAX, FRm );
nkeynes@377
  3286
                                store_spreg( R_EAX, R_FPUL );
nkeynes@417
  3287
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3288
                                }
nkeynes@359
  3289
                                break;
nkeynes@359
  3290
                            case 0x2:
nkeynes@359
  3291
                                { /* FLOAT FPUL, FRn */
nkeynes@359
  3292
                                uint32_t FRn = ((ir>>8)&0xF); 
nkeynes@377
  3293
                                check_fpuen();
nkeynes@377
  3294
                                load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  3295
                                load_spreg(R_EDX, REG_OFFSET(fr_bank));
nkeynes@377
  3296
                                FILD_sh4r(R_FPUL);
nkeynes@377
  3297
                                TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@380
  3298
                                JNE_rel8(5, doubleprec);
nkeynes@377
  3299
                                pop_fr( R_EDX, FRn );
nkeynes@380
  3300
                                JMP_rel8(3, end);
nkeynes@380
  3301
                                JMP_TARGET(doubleprec);
nkeynes@377
  3302
                                pop_dr( R_EDX, FRn );
nkeynes@380
  3303
                                JMP_TARGET(end);
nkeynes@417
  3304
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3305
                                }
nkeynes@359
  3306
                                break;
nkeynes@359
  3307
                            case 0x3:
nkeynes@359
  3308
                                { /* FTRC FRm, FPUL */
nkeynes@359
  3309
                                uint32_t FRm = ((ir>>8)&0xF); 
nkeynes@377
  3310
                                check_fpuen();
nkeynes@388
  3311
                                load_spreg( R_ECX, R_FPSCR );
nkeynes@388
  3312
                                load_fr_bank( R_EDX );
nkeynes@388
  3313
                                TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@388
  3314
                                JNE_rel8(5, doubleprec);
nkeynes@388
  3315
                                push_fr( R_EDX, FRm );
nkeynes@388
  3316
                                JMP_rel8(3, doop);
nkeynes@388
  3317
                                JMP_TARGET(doubleprec);
nkeynes@388
  3318
                                push_dr( R_EDX, FRm );
nkeynes@388
  3319
                                JMP_TARGET( doop );
nkeynes@388
  3320
                                load_imm32( R_ECX, (uint32_t)&max_int );
nkeynes@388
  3321
                                FILD_r32ind( R_ECX );
nkeynes@388
  3322
                                FCOMIP_st(1);
nkeynes@394
  3323
                                JNA_rel8( 32, sat );
nkeynes@388
  3324
                                load_imm32( R_ECX, (uint32_t)&min_int );  // 5
nkeynes@388
  3325
                                FILD_r32ind( R_ECX );           // 2
nkeynes@388
  3326
                                FCOMIP_st(1);                   // 2
nkeynes@394
  3327
                                JAE_rel8( 21, sat2 );            // 2
nkeynes@394
  3328
                                load_imm32( R_EAX, (uint32_t)&save_fcw );
nkeynes@394
  3329
                                FNSTCW_r32ind( R_EAX );
nkeynes@394
  3330
                                load_imm32( R_EDX, (uint32_t)&trunc_fcw );
nkeynes@394
  3331
                                FLDCW_r32ind( R_EDX );
nkeynes@388
  3332
                                FISTP_sh4r(R_FPUL);             // 3
nkeynes@394
  3333
                                FLDCW_r32ind( R_EAX );
nkeynes@388
  3334
                                JMP_rel8( 9, end );             // 2
nkeynes@388
  3335
                            
nkeynes@388
  3336
                                JMP_TARGET(sat);
nkeynes@388
  3337
                                JMP_TARGET(sat2);
nkeynes@388
  3338
                                MOV_r32ind_r32( R_ECX, R_ECX ); // 2
nkeynes@388
  3339
                                store_spreg( R_ECX, R_FPUL );
nkeynes@388
  3340
                                FPOP_st();
nkeynes@388
  3341
                                JMP_TARGET(end);
nkeynes@417
  3342
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3343
                                }
nkeynes@359
  3344
                                break;
nkeynes@359
  3345
                            case 0x4:
nkeynes@359
  3346
                                { /* FNEG FRn */
nkeynes@359
  3347
                                uint32_t FRn = ((ir>>8)&0xF); 
nkeynes@377
  3348
                                check_fpuen();
nkeynes@377
  3349
                                load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  3350
                                TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@377
  3351
                                load_fr_bank( R_EDX );
nkeynes@380
  3352
                                JNE_rel8(10, doubleprec);
nkeynes@377
  3353
                                push_fr(R_EDX, FRn);
nkeynes@377
  3354
                                FCHS_st0();
nkeynes@377
  3355
                                pop_fr(R_EDX, FRn);
nkeynes@380
  3356
                                JMP_rel8(8, end);
nkeynes@380
  3357
                                JMP_TARGET(doubleprec);
nkeynes@377
  3358
                                push_dr(R_EDX, FRn);
nkeynes@377
  3359
                                FCHS_st0();
nkeynes@377
  3360
                                pop_dr(R_EDX, FRn);
nkeynes@380
  3361
                                JMP_TARGET(end);
nkeynes@417
  3362
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3363
                                }
nkeynes@359
  3364
                                break;
nkeynes@359
  3365
                            case 0x5:
nkeynes@359
  3366
                                { /* FABS FRn */
nkeynes@359
  3367
                                uint32_t FRn = ((ir>>8)&0xF); 
nkeynes@377
  3368
                                check_fpuen();
nkeynes@374
  3369
                                load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  3370
                                load_fr_bank( R_EDX );
nkeynes@374
  3371
                                TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@380
  3372
                                JNE_rel8(10, doubleprec);
nkeynes@374
  3373
                                push_fr(R_EDX, FRn); // 3
nkeynes@374
  3374
                                FABS_st0(); // 2
nkeynes@374
  3375
                                pop_fr( R_EDX, FRn); //3
nkeynes@380
  3376
                                JMP_rel8(8,end); // 2
nkeynes@380
  3377
                                JMP_TARGET(doubleprec);
nkeynes@374
  3378
                                push_dr(R_EDX, FRn);
nkeynes@374
  3379
                                FABS_st0();
nkeynes@374
  3380
                                pop_dr(R_EDX, FRn);
nkeynes@380
  3381
                                JMP_TARGET(end);
nkeynes@417
  3382
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3383
                                }
nkeynes@359
  3384
                                break;
nkeynes@359
  3385
                            case 0x6:
nkeynes@359
  3386
                                { /* FSQRT FRn */
nkeynes@359
  3387
                                uint32_t FRn = ((ir>>8)&0xF); 
nkeynes@377
  3388
                                check_fpuen();
nkeynes@377
  3389
                                load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  3390
                                TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@377
  3391
                                load_fr_bank( R_EDX );
nkeynes@380
  3392
                                JNE_rel8(10, doubleprec);
nkeynes@377
  3393
                                push_fr(R_EDX, FRn);
nkeynes@377
  3394
                                FSQRT_st0();
nkeynes@377
  3395
                                pop_fr(R_EDX, FRn);
nkeynes@380
  3396
                                JMP_rel8(8, end);
nkeynes@380
  3397
                                JMP_TARGET(doubleprec);
nkeynes@377
  3398
                                push_dr(R_EDX, FRn);
nkeynes@377
  3399
                                FSQRT_st0();
nkeynes@377
  3400
                                pop_dr(R_EDX, FRn);
nkeynes@380
  3401
                                JMP_TARGET(end);
nkeynes@417
  3402
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3403
                                }
nkeynes@359
  3404
                                break;
nkeynes@359
  3405
                            case 0x7:
nkeynes@359
  3406
                                { /* FSRRA FRn */
nkeynes@359
  3407
                                uint32_t FRn = ((ir>>8)&0xF); 
nkeynes@377
  3408
                                check_fpuen();
nkeynes@377
  3409
                                load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  3410
                                TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@377
  3411
                                load_fr_bank( R_EDX );
nkeynes@380
  3412
                                JNE_rel8(12, end); // PR=0 only
nkeynes@377
  3413
                                FLD1_st0();
nkeynes@377
  3414
                                push_fr(R_EDX, FRn);
nkeynes@377
  3415
                                FSQRT_st0();
nkeynes@377
  3416
                                FDIVP_st(1);
nkeynes@377
  3417
                                pop_fr(R_EDX, FRn);
nkeynes@380
  3418
                                JMP_TARGET(end);
nkeynes@417
  3419
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3420
                                }
nkeynes@359
  3421
                                break;
nkeynes@359
  3422
                            case 0x8:
nkeynes@359
  3423
                                { /* FLDI0 FRn */
nkeynes@359
  3424
                                uint32_t FRn = ((ir>>8)&0xF); 
nkeynes@377
  3425
                                /* IFF PR=0 */
nkeynes@377
  3426
                                  check_fpuen();
nkeynes@377
  3427
                                  load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  3428
                                  TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@380
  3429
                                  JNE_rel8(8, end);
nkeynes@377
  3430
                                  XOR_r32_r32( R_EAX, R_EAX );
nkeynes@377
  3431
                                  load_spreg( R_ECX, REG_OFFSET(fr_bank) );
nkeynes@377
  3432
                                  store_fr( R_ECX, R_EAX, FRn );
nkeynes@380
  3433
                                  JMP_TARGET(end);
nkeynes@417
  3434
                                  sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3435
                                }
nkeynes@359
  3436
                                break;
nkeynes@359
  3437
                            case 0x9:
nkeynes@359
  3438
                                { /* FLDI1 FRn */
nkeynes@359
  3439
                                uint32_t FRn = ((ir>>8)&0xF); 
nkeynes@377
  3440
                                /* IFF PR=0 */
nkeynes@377
  3441
                                  check_fpuen();
nkeynes@377
  3442
                                  load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  3443
                                  TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@380
  3444
                                  JNE_rel8(11, end);
nkeynes@377
  3445
                                  load_imm32(R_EAX, 0x3F800000);
nkeynes@377
  3446
                                  load_spreg( R_ECX, REG_OFFSET(fr_bank) );
nkeynes@377
  3447
                                  store_fr( R_ECX, R_EAX, FRn );
nkeynes@380
  3448
                                  JMP_TARGET(end);
nkeynes@417
  3449
                                  sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3450
                                }
nkeynes@359
  3451
                                break;
nkeynes@359
  3452
                            case 0xA:
nkeynes@359
  3453
                                { /* FCNVSD FPUL, FRn */
nkeynes@359
  3454
                                uint32_t FRn = ((ir>>8)&0xF); 
nkeynes@377
  3455
                                check_fpuen();
nkeynes@377
  3456
                                load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  3457
                                TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@380
  3458
                                JE_rel8(9, end); // only when PR=1
nkeynes@377
  3459
                                load_fr_bank( R_ECX );
nkeynes@377
  3460
                                push_fpul();
nkeynes@377
  3461
                                pop_dr( R_ECX, FRn );
nkeynes@380
  3462
                                JMP_TARGET(end);
nkeynes@417
  3463
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3464
                                }
nkeynes@359
  3465
                                break;
nkeynes@359
  3466
                            case 0xB:
nkeynes@359
  3467
                                { /* FCNVDS FRm, FPUL */
nkeynes@359
  3468
                                uint32_t FRm = ((ir>>8)&0xF); 
nkeynes@377
  3469
                                check_fpuen();
nkeynes@377
  3470
                                load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  3471
                                TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@380
  3472
                                JE_rel8(9, end); // only when PR=1
nkeynes@377
  3473
                                load_fr_bank( R_ECX );
nkeynes@377
  3474
                                push_dr( R_ECX, FRm );
nkeynes@377
  3475
                                pop_fpul();
nkeynes@380
  3476
                                JMP_TARGET(end);
nkeynes@417
  3477
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3478
                                }
nkeynes@359
  3479
                                break;
nkeynes@359
  3480
                            case 0xE:
nkeynes@359
  3481
                                { /* FIPR FVm, FVn */
nkeynes@359
  3482
                                uint32_t FVn = ((ir>>10)&0x3); uint32_t FVm = ((ir>>8)&0x3); 
nkeynes@377
  3483
                                check_fpuen();
nkeynes@388
  3484
                                load_spreg( R_ECX, R_FPSCR );
nkeynes@388
  3485
                                TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@388
  3486
                                JNE_rel8(44, doubleprec);
nkeynes@388
  3487
                                
nkeynes@388
  3488
                                load_fr_bank( R_ECX );
nkeynes@388
  3489
                                push_fr( R_ECX, FVm<<2 );
nkeynes@388
  3490
                                push_fr( R_ECX, FVn<<2 );
nkeynes@388
  3491
                                FMULP_st(1);
nkeynes@388
  3492
                                push_fr( R_ECX, (FVm<<2)+1);
nkeynes@388
  3493
                                push_fr( R_ECX, (FVn<<2)+1);
nkeynes@388
  3494
                                FMULP_st(1);
nkeynes@388
  3495
                                FADDP_st(1);
nkeynes@388
  3496
                                push_fr( R_ECX, (FVm<<2)+2);
nkeynes@388
  3497
                                push_fr( R_ECX, (FVn<<2)+2);
nkeynes@388
  3498
                                FMULP_st(1);
nkeynes@388
  3499
                                FADDP_st(1);
nkeynes@388
  3500
                                push_fr( R_ECX, (FVm<<2)+3);
nkeynes@388
  3501
                                push_fr( R_ECX, (FVn<<2)+3);
nkeynes@388
  3502
                                FMULP_st(1);
nkeynes@388
  3503
                                FADDP_st(1);
nkeynes@388
  3504
                                pop_fr( R_ECX, (FVn<<2)+3);
nkeynes@388
  3505
                                JMP_TARGET(doubleprec);
nkeynes@417
  3506
                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3507
                                }
nkeynes@359
  3508
                                break;
nkeynes@359
  3509
                            case 0xF:
nkeynes@359
  3510
                                switch( (ir&0x100) >> 8 ) {
nkeynes@359
  3511
                                    case 0x0:
nkeynes@359
  3512
                                        { /* FSCA FPUL, FRn */
nkeynes@359
  3513
                                        uint32_t FRn = ((ir>>9)&0x7)<<1; 
nkeynes@377
  3514
                                        check_fpuen();
nkeynes@388
  3515
                                        load_spreg( R_ECX, R_FPSCR );
nkeynes@388
  3516
                                        TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@527
  3517
                                        JNE_rel8( CALL_FUNC2_SIZE + 9, doubleprec );
nkeynes@388
  3518
                                        load_fr_bank( R_ECX );
nkeynes@388
  3519
                                        ADD_imm8s_r32( (FRn&0x0E)<<2, R_ECX );
nkeynes@388
  3520
                                        load_spreg( R_EDX, R_FPUL );
nkeynes@388
  3521
                                        call_func2( sh4_fsca, R_EDX, R_ECX );
nkeynes@388
  3522
                                        JMP_TARGET(doubleprec);
nkeynes@417
  3523
                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3524
                                        }
nkeynes@359
  3525
                                        break;
nkeynes@359
  3526
                                    case 0x1:
nkeynes@359
  3527
                                        switch( (ir&0x200) >> 9 ) {
nkeynes@359
  3528
                                            case 0x0:
nkeynes@359
  3529
                                                { /* FTRV XMTRX, FVn */
nkeynes@359
  3530
                                                uint32_t FVn = ((ir>>10)&0x3); 
nkeynes@377
  3531
                                                check_fpuen();
nkeynes@388
  3532
                                                load_spreg( R_ECX, R_FPSCR );
nkeynes@388
  3533
                                                TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@527
  3534
                                                JNE_rel8( 18 + CALL_FUNC2_SIZE, doubleprec );
nkeynes@388
  3535
                                                load_fr_bank( R_EDX );                 // 3
nkeynes@388
  3536
                                                ADD_imm8s_r32( FVn<<4, R_EDX );        // 3
nkeynes@388
  3537
                                                load_xf_bank( R_ECX );                 // 12
nkeynes@388
  3538
                                                call_func2( sh4_ftrv, R_EDX, R_ECX );  // 12
nkeynes@388
  3539
                                                JMP_TARGET(doubleprec);
nkeynes@417
  3540
                                                sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3541
                                                }
nkeynes@359
  3542
                                                break;
nkeynes@359
  3543
                                            case 0x1:
nkeynes@359
  3544
                                                switch( (ir&0xC00) >> 10 ) {
nkeynes@359
  3545
                                                    case 0x0:
nkeynes@359
  3546
                                                        { /* FSCHG */
nkeynes@377
  3547
                                                        check_fpuen();
nkeynes@377
  3548
                                                        load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  3549
                                                        XOR_imm32_r32( FPSCR_SZ, R_ECX );
nkeynes@377
  3550
                                                        store_spreg( R_ECX, R_FPSCR );
nkeynes@417
  3551
                                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3552
                                                        }
nkeynes@359
  3553
                                                        break;
nkeynes@359
  3554
                                                    case 0x2:
nkeynes@359
  3555
                                                        { /* FRCHG */
nkeynes@377
  3556
                                                        check_fpuen();
nkeynes@377
  3557
                                                        load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  3558
                                                        XOR_imm32_r32( FPSCR_FR, R_ECX );
nkeynes@377
  3559
                                                        store_spreg( R_ECX, R_FPSCR );
nkeynes@386
  3560
                                                        update_fr_bank( R_ECX );
nkeynes@417
  3561
                                                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3562
                                                        }
nkeynes@359
  3563
                                                        break;
nkeynes@359
  3564
                                                    case 0x3:
nkeynes@359
  3565
                                                        { /* UNDEF */
nkeynes@374
  3566
                                                        if( sh4_x86.in_delay_slot ) {
nkeynes@386
  3567
                                                    	SLOTILLEGAL();
nkeynes@374
  3568
                                                        } else {
nkeynes@586
  3569
                                                    	JMP_exc(EXC_ILLEGAL);
nkeynes@408
  3570
                                                    	return 2;
nkeynes@374
  3571
                                                        }
nkeynes@359
  3572
                                                        }
nkeynes@359
  3573
                                                        break;
nkeynes@359
  3574
                                                    default:
nkeynes@359
  3575
                                                        UNDEF();
nkeynes@359
  3576
                                                        break;
nkeynes@359
  3577
                                                }
nkeynes@359
  3578
                                                break;
nkeynes@359
  3579
                                        }
nkeynes@359
  3580
                                        break;
nkeynes@359
  3581
                                }
nkeynes@359
  3582
                                break;
nkeynes@359
  3583
                            default:
nkeynes@359
  3584
                                UNDEF();
nkeynes@359
  3585
                                break;
nkeynes@359
  3586
                        }
nkeynes@359
  3587
                        break;
nkeynes@359
  3588
                    case 0xE:
nkeynes@359
  3589
                        { /* FMAC FR0, FRm, FRn */
nkeynes@359
  3590
                        uint32_t FRn = ((ir>>8)&0xF); uint32_t FRm = ((ir>>4)&0xF); 
nkeynes@377
  3591
                        check_fpuen();
nkeynes@377
  3592
                        load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  3593
                        load_spreg( R_EDX, REG_OFFSET(fr_bank));
nkeynes@377
  3594
                        TEST_imm32_r32( FPSCR_PR, R_ECX );
nkeynes@380
  3595
                        JNE_rel8(18, doubleprec);
nkeynes@377
  3596
                        push_fr( R_EDX, 0 );
nkeynes@377
  3597
                        push_fr( R_EDX, FRm );
nkeynes@377
  3598
                        FMULP_st(1);
nkeynes@377
  3599
                        push_fr( R_EDX, FRn );
nkeynes@377
  3600
                        FADDP_st(1);
nkeynes@377
  3601
                        pop_fr( R_EDX, FRn );
nkeynes@380
  3602
                        JMP_rel8(16, end);
nkeynes@380
  3603
                        JMP_TARGET(doubleprec);
nkeynes@377
  3604
                        push_dr( R_EDX, 0 );
nkeynes@377
  3605
                        push_dr( R_EDX, FRm );
nkeynes@377
  3606
                        FMULP_st(1);
nkeynes@377
  3607
                        push_dr( R_EDX, FRn );
nkeynes@377
  3608
                        FADDP_st(1);
nkeynes@377
  3609
                        pop_dr( R_EDX, FRn );
nkeynes@380
  3610
                        JMP_TARGET(end);
nkeynes@417
  3611
                        sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  3612
                        }
nkeynes@359
  3613
                        break;
nkeynes@359
  3614
                    default:
nkeynes@359
  3615
                        UNDEF();
nkeynes@359
  3616
                        break;
nkeynes@359
  3617
                }
nkeynes@359
  3618
                break;
nkeynes@359
  3619
        }
nkeynes@359
  3620
nkeynes@590
  3621
    sh4_x86.in_delay_slot = DELAY_NONE;
nkeynes@359
  3622
    return 0;
nkeynes@359
  3623
}
.