Search
lxdream.org :: lxdream/src/sh4/sh4x86.in
lxdream 0.9.1
released Jun 29
Download Now
filename src/sh4/sh4x86.in
changeset 911:2f6ba75b84d1
prev908:a00debcf2600
next926:68f3e0fe02f1
author nkeynes
date Fri Oct 31 03:24:49 2008 +0000 (15 years ago)
permissions -rw-r--r--
last change Remove FASTCALL from mem_copy_*, not really helping atm (and sometimes hurting)
file annotate diff log raw
nkeynes@359
     1
/**
nkeynes@586
     2
 * $Id$
nkeynes@359
     3
 * 
nkeynes@359
     4
 * SH4 => x86 translation. This version does no real optimization, it just
nkeynes@359
     5
 * outputs straight-line x86 code - it mainly exists to provide a baseline
nkeynes@359
     6
 * to test the optimizing versions against.
nkeynes@359
     7
 *
nkeynes@359
     8
 * Copyright (c) 2007 Nathan Keynes.
nkeynes@359
     9
 *
nkeynes@359
    10
 * This program is free software; you can redistribute it and/or modify
nkeynes@359
    11
 * it under the terms of the GNU General Public License as published by
nkeynes@359
    12
 * the Free Software Foundation; either version 2 of the License, or
nkeynes@359
    13
 * (at your option) any later version.
nkeynes@359
    14
 *
nkeynes@359
    15
 * This program is distributed in the hope that it will be useful,
nkeynes@359
    16
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
nkeynes@359
    17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
nkeynes@359
    18
 * GNU General Public License for more details.
nkeynes@359
    19
 */
nkeynes@359
    20
nkeynes@368
    21
#include <assert.h>
nkeynes@388
    22
#include <math.h>
nkeynes@368
    23
nkeynes@380
    24
#ifndef NDEBUG
nkeynes@380
    25
#define DEBUG_JUMPS 1
nkeynes@380
    26
#endif
nkeynes@380
    27
nkeynes@905
    28
#include "lxdream.h"
nkeynes@417
    29
#include "sh4/xltcache.h"
nkeynes@368
    30
#include "sh4/sh4core.h"
nkeynes@368
    31
#include "sh4/sh4trans.h"
nkeynes@671
    32
#include "sh4/sh4stat.h"
nkeynes@388
    33
#include "sh4/sh4mmio.h"
nkeynes@368
    34
#include "sh4/x86op.h"
nkeynes@368
    35
#include "clock.h"
nkeynes@368
    36
nkeynes@368
    37
#define DEFAULT_BACKPATCH_SIZE 4096
nkeynes@368
    38
nkeynes@586
    39
struct backpatch_record {
nkeynes@604
    40
    uint32_t fixup_offset;
nkeynes@586
    41
    uint32_t fixup_icount;
nkeynes@596
    42
    int32_t exc_code;
nkeynes@586
    43
};
nkeynes@586
    44
nkeynes@590
    45
#define DELAY_NONE 0
nkeynes@590
    46
#define DELAY_PC 1
nkeynes@590
    47
#define DELAY_PC_PR 2
nkeynes@590
    48
nkeynes@368
    49
/** 
nkeynes@368
    50
 * Struct to manage internal translation state. This state is not saved -
nkeynes@368
    51
 * it is only valid between calls to sh4_translate_begin_block() and
nkeynes@368
    52
 * sh4_translate_end_block()
nkeynes@368
    53
 */
nkeynes@368
    54
struct sh4_x86_state {
nkeynes@590
    55
    int in_delay_slot;
nkeynes@368
    56
    gboolean priv_checked; /* true if we've already checked the cpu mode. */
nkeynes@368
    57
    gboolean fpuen_checked; /* true if we've already checked fpu enabled. */
nkeynes@409
    58
    gboolean branch_taken; /* true if we branched unconditionally */
nkeynes@901
    59
    gboolean double_prec; /* true if FPU is in double-precision mode */
nkeynes@903
    60
    gboolean double_size; /* true if FPU is in double-size mode */
nkeynes@903
    61
    gboolean sse3_enabled; /* true if host supports SSE3 instructions */
nkeynes@408
    62
    uint32_t block_start_pc;
nkeynes@547
    63
    uint32_t stack_posn;   /* Trace stack height for alignment purposes */
nkeynes@417
    64
    int tstate;
nkeynes@368
    65
nkeynes@586
    66
    /* mode flags */
nkeynes@586
    67
    gboolean tlb_on; /* True if tlb translation is active */
nkeynes@586
    68
nkeynes@368
    69
    /* Allocated memory for the (block-wide) back-patch list */
nkeynes@586
    70
    struct backpatch_record *backpatch_list;
nkeynes@368
    71
    uint32_t backpatch_posn;
nkeynes@368
    72
    uint32_t backpatch_size;
nkeynes@368
    73
};
nkeynes@368
    74
nkeynes@417
    75
#define TSTATE_NONE -1
nkeynes@417
    76
#define TSTATE_O    0
nkeynes@417
    77
#define TSTATE_C    2
nkeynes@417
    78
#define TSTATE_E    4
nkeynes@417
    79
#define TSTATE_NE   5
nkeynes@417
    80
#define TSTATE_G    0xF
nkeynes@417
    81
#define TSTATE_GE   0xD
nkeynes@417
    82
#define TSTATE_A    7
nkeynes@417
    83
#define TSTATE_AE   3
nkeynes@417
    84
nkeynes@671
    85
#ifdef ENABLE_SH4STATS
nkeynes@671
    86
#define COUNT_INST(id) load_imm32(R_EAX,id); call_func1(sh4_stats_add, R_EAX); sh4_x86.tstate = TSTATE_NONE
nkeynes@671
    87
#else
nkeynes@671
    88
#define COUNT_INST(id)
nkeynes@671
    89
#endif
nkeynes@671
    90
nkeynes@417
    91
/** Branch if T is set (either in the current cflags, or in sh4r.t) */
nkeynes@669
    92
#define JT_rel8(label) if( sh4_x86.tstate == TSTATE_NONE ) { \
nkeynes@417
    93
	CMP_imm8s_sh4r( 1, R_T ); sh4_x86.tstate = TSTATE_E; } \
nkeynes@669
    94
    OP(0x70+sh4_x86.tstate); MARK_JMP8(label); OP(-1)
nkeynes@669
    95
nkeynes@417
    96
/** Branch if T is clear (either in the current cflags or in sh4r.t) */
nkeynes@669
    97
#define JF_rel8(label) if( sh4_x86.tstate == TSTATE_NONE ) { \
nkeynes@417
    98
	CMP_imm8s_sh4r( 1, R_T ); sh4_x86.tstate = TSTATE_E; } \
nkeynes@669
    99
    OP(0x70+ (sh4_x86.tstate^1)); MARK_JMP8(label); OP(-1)
nkeynes@417
   100
nkeynes@368
   101
static struct sh4_x86_state sh4_x86;
nkeynes@368
   102
nkeynes@388
   103
static uint32_t max_int = 0x7FFFFFFF;
nkeynes@388
   104
static uint32_t min_int = 0x80000000;
nkeynes@394
   105
static uint32_t save_fcw; /* save value for fpu control word */
nkeynes@394
   106
static uint32_t trunc_fcw = 0x0F7F; /* fcw value for truncation mode */
nkeynes@386
   107
nkeynes@903
   108
gboolean is_sse3_supported()
nkeynes@903
   109
{
nkeynes@903
   110
    uint32_t features;
nkeynes@903
   111
    
nkeynes@903
   112
    __asm__ __volatile__(
nkeynes@903
   113
        "mov $0x01, %%eax\n\t"
nkeynes@908
   114
        "cpuid\n\t" : "=c" (features) : : "eax", "edx", "ebx");
nkeynes@903
   115
    return (features & 1) ? TRUE : FALSE;
nkeynes@903
   116
}
nkeynes@903
   117
nkeynes@669
   118
void sh4_translate_init(void)
nkeynes@368
   119
{
nkeynes@368
   120
    sh4_x86.backpatch_list = malloc(DEFAULT_BACKPATCH_SIZE);
nkeynes@586
   121
    sh4_x86.backpatch_size = DEFAULT_BACKPATCH_SIZE / sizeof(struct backpatch_record);
nkeynes@903
   122
    sh4_x86.sse3_enabled = is_sse3_supported();
nkeynes@368
   123
}
nkeynes@368
   124
nkeynes@368
   125
nkeynes@586
   126
static void sh4_x86_add_backpatch( uint8_t *fixup_addr, uint32_t fixup_pc, uint32_t exc_code )
nkeynes@368
   127
{
nkeynes@368
   128
    if( sh4_x86.backpatch_posn == sh4_x86.backpatch_size ) {
nkeynes@368
   129
	sh4_x86.backpatch_size <<= 1;
nkeynes@586
   130
	sh4_x86.backpatch_list = realloc( sh4_x86.backpatch_list, 
nkeynes@586
   131
					  sh4_x86.backpatch_size * sizeof(struct backpatch_record));
nkeynes@368
   132
	assert( sh4_x86.backpatch_list != NULL );
nkeynes@368
   133
    }
nkeynes@586
   134
    if( sh4_x86.in_delay_slot ) {
nkeynes@586
   135
	fixup_pc -= 2;
nkeynes@586
   136
    }
nkeynes@604
   137
    sh4_x86.backpatch_list[sh4_x86.backpatch_posn].fixup_offset = 
nkeynes@604
   138
	((uint8_t *)fixup_addr) - ((uint8_t *)xlat_current_block->code);
nkeynes@586
   139
    sh4_x86.backpatch_list[sh4_x86.backpatch_posn].fixup_icount = (fixup_pc - sh4_x86.block_start_pc)>>1;
nkeynes@586
   140
    sh4_x86.backpatch_list[sh4_x86.backpatch_posn].exc_code = exc_code;
nkeynes@586
   141
    sh4_x86.backpatch_posn++;
nkeynes@368
   142
}
nkeynes@368
   143
nkeynes@359
   144
/**
nkeynes@359
   145
 * Emit an instruction to load an SH4 reg into a real register
nkeynes@359
   146
 */
nkeynes@359
   147
static inline void load_reg( int x86reg, int sh4reg ) 
nkeynes@359
   148
{
nkeynes@359
   149
    /* mov [bp+n], reg */
nkeynes@361
   150
    OP(0x8B);
nkeynes@361
   151
    OP(0x45 + (x86reg<<3));
nkeynes@359
   152
    OP(REG_OFFSET(r[sh4reg]));
nkeynes@359
   153
}
nkeynes@359
   154
nkeynes@374
   155
static inline void load_reg16s( int x86reg, int sh4reg )
nkeynes@368
   156
{
nkeynes@374
   157
    OP(0x0F);
nkeynes@374
   158
    OP(0xBF);
nkeynes@374
   159
    MODRM_r32_sh4r(x86reg, REG_OFFSET(r[sh4reg]));
nkeynes@368
   160
}
nkeynes@368
   161
nkeynes@374
   162
static inline void load_reg16u( int x86reg, int sh4reg )
nkeynes@368
   163
{
nkeynes@374
   164
    OP(0x0F);
nkeynes@374
   165
    OP(0xB7);
nkeynes@374
   166
    MODRM_r32_sh4r(x86reg, REG_OFFSET(r[sh4reg]));
nkeynes@374
   167
nkeynes@368
   168
}
nkeynes@368
   169
nkeynes@380
   170
#define load_spreg( x86reg, regoff ) MOV_sh4r_r32( regoff, x86reg )
nkeynes@380
   171
#define store_spreg( x86reg, regoff ) MOV_r32_sh4r( x86reg, regoff )
nkeynes@359
   172
/**
nkeynes@359
   173
 * Emit an instruction to load an immediate value into a register
nkeynes@359
   174
 */
nkeynes@359
   175
static inline void load_imm32( int x86reg, uint32_t value ) {
nkeynes@359
   176
    /* mov #value, reg */
nkeynes@359
   177
    OP(0xB8 + x86reg);
nkeynes@359
   178
    OP32(value);
nkeynes@359
   179
}
nkeynes@359
   180
nkeynes@359
   181
/**
nkeynes@527
   182
 * Load an immediate 64-bit quantity (note: x86-64 only)
nkeynes@527
   183
 */
nkeynes@800
   184
static inline void load_imm64( int x86reg, uint64_t value ) {
nkeynes@527
   185
    /* mov #value, reg */
nkeynes@527
   186
    REXW();
nkeynes@527
   187
    OP(0xB8 + x86reg);
nkeynes@527
   188
    OP64(value);
nkeynes@527
   189
}
nkeynes@527
   190
nkeynes@527
   191
/**
nkeynes@359
   192
 * Emit an instruction to store an SH4 reg (RN)
nkeynes@359
   193
 */
nkeynes@359
   194
void static inline store_reg( int x86reg, int sh4reg ) {
nkeynes@359
   195
    /* mov reg, [bp+n] */
nkeynes@361
   196
    OP(0x89);
nkeynes@361
   197
    OP(0x45 + (x86reg<<3));
nkeynes@359
   198
    OP(REG_OFFSET(r[sh4reg]));
nkeynes@359
   199
}
nkeynes@374
   200
nkeynes@375
   201
/**
nkeynes@375
   202
 * Load an FR register (single-precision floating point) into an integer x86
nkeynes@375
   203
 * register (eg for register-to-register moves)
nkeynes@375
   204
 */
nkeynes@669
   205
#define load_fr(reg,frm)  OP(0x8B); MODRM_r32_ebp32(reg, REG_OFFSET(fr[0][(frm)^1]) )
nkeynes@669
   206
#define load_xf(reg,frm)  OP(0x8B); MODRM_r32_ebp32(reg, REG_OFFSET(fr[1][(frm)^1]) )
nkeynes@375
   207
nkeynes@375
   208
/**
nkeynes@669
   209
 * Load the low half of a DR register (DR or XD) into an integer x86 register 
nkeynes@669
   210
 */
nkeynes@669
   211
#define load_dr0(reg,frm) OP(0x8B); MODRM_r32_ebp32(reg, REG_OFFSET(fr[frm&1][frm|0x01]) )
nkeynes@669
   212
#define load_dr1(reg,frm) OP(0x8B); MODRM_r32_ebp32(reg, REG_OFFSET(fr[frm&1][frm&0x0E]) )
nkeynes@669
   213
nkeynes@669
   214
/**
nkeynes@669
   215
 * Store an FR register (single-precision floating point) from an integer x86+
nkeynes@375
   216
 * register (eg for register-to-register moves)
nkeynes@375
   217
 */
nkeynes@669
   218
#define store_fr(reg,frm) OP(0x89); MODRM_r32_ebp32( reg, REG_OFFSET(fr[0][(frm)^1]) )
nkeynes@669
   219
#define store_xf(reg,frm) OP(0x89); MODRM_r32_ebp32( reg, REG_OFFSET(fr[1][(frm)^1]) )
nkeynes@375
   220
nkeynes@669
   221
#define store_dr0(reg,frm) OP(0x89); MODRM_r32_ebp32( reg, REG_OFFSET(fr[frm&1][frm|0x01]) )
nkeynes@669
   222
#define store_dr1(reg,frm) OP(0x89); MODRM_r32_ebp32( reg, REG_OFFSET(fr[frm&1][frm&0x0E]) )
nkeynes@375
   223
nkeynes@374
   224
nkeynes@669
   225
#define push_fpul()  FLDF_sh4r(R_FPUL)
nkeynes@669
   226
#define pop_fpul()   FSTPF_sh4r(R_FPUL)
nkeynes@669
   227
#define push_fr(frm) FLDF_sh4r( REG_OFFSET(fr[0][(frm)^1]) )
nkeynes@669
   228
#define pop_fr(frm)  FSTPF_sh4r( REG_OFFSET(fr[0][(frm)^1]) )
nkeynes@669
   229
#define push_xf(frm) FLDF_sh4r( REG_OFFSET(fr[1][(frm)^1]) )
nkeynes@669
   230
#define pop_xf(frm)  FSTPF_sh4r( REG_OFFSET(fr[1][(frm)^1]) )
nkeynes@669
   231
#define push_dr(frm) FLDD_sh4r( REG_OFFSET(fr[0][(frm)&0x0E]) )
nkeynes@669
   232
#define pop_dr(frm)  FSTPD_sh4r( REG_OFFSET(fr[0][(frm)&0x0E]) )
nkeynes@669
   233
#define push_xdr(frm) FLDD_sh4r( REG_OFFSET(fr[1][(frm)&0x0E]) )
nkeynes@669
   234
#define pop_xdr(frm)  FSTPD_sh4r( REG_OFFSET(fr[1][(frm)&0x0E]) )
nkeynes@377
   235
nkeynes@377
   236
nkeynes@374
   237
nkeynes@368
   238
/* Exception checks - Note that all exception checks will clobber EAX */
nkeynes@416
   239
nkeynes@416
   240
#define check_priv( ) \
nkeynes@416
   241
    if( !sh4_x86.priv_checked ) { \
nkeynes@416
   242
	sh4_x86.priv_checked = TRUE;\
nkeynes@416
   243
	load_spreg( R_EAX, R_SR );\
nkeynes@416
   244
	AND_imm32_r32( SR_MD, R_EAX );\
nkeynes@416
   245
	if( sh4_x86.in_delay_slot ) {\
nkeynes@586
   246
	    JE_exc( EXC_SLOT_ILLEGAL );\
nkeynes@416
   247
	} else {\
nkeynes@586
   248
	    JE_exc( EXC_ILLEGAL );\
nkeynes@416
   249
	}\
nkeynes@875
   250
	sh4_x86.tstate = TSTATE_NONE; \
nkeynes@416
   251
    }\
nkeynes@416
   252
nkeynes@416
   253
#define check_fpuen( ) \
nkeynes@416
   254
    if( !sh4_x86.fpuen_checked ) {\
nkeynes@416
   255
	sh4_x86.fpuen_checked = TRUE;\
nkeynes@416
   256
	load_spreg( R_EAX, R_SR );\
nkeynes@416
   257
	AND_imm32_r32( SR_FD, R_EAX );\
nkeynes@416
   258
	if( sh4_x86.in_delay_slot ) {\
nkeynes@586
   259
	    JNE_exc(EXC_SLOT_FPU_DISABLED);\
nkeynes@416
   260
	} else {\
nkeynes@586
   261
	    JNE_exc(EXC_FPU_DISABLED);\
nkeynes@416
   262
	}\
nkeynes@875
   263
	sh4_x86.tstate = TSTATE_NONE; \
nkeynes@416
   264
    }
nkeynes@416
   265
nkeynes@586
   266
#define check_ralign16( x86reg ) \
nkeynes@586
   267
    TEST_imm32_r32( 0x00000001, x86reg ); \
nkeynes@586
   268
    JNE_exc(EXC_DATA_ADDR_READ)
nkeynes@416
   269
nkeynes@586
   270
#define check_walign16( x86reg ) \
nkeynes@586
   271
    TEST_imm32_r32( 0x00000001, x86reg ); \
nkeynes@586
   272
    JNE_exc(EXC_DATA_ADDR_WRITE);
nkeynes@368
   273
nkeynes@586
   274
#define check_ralign32( x86reg ) \
nkeynes@586
   275
    TEST_imm32_r32( 0x00000003, x86reg ); \
nkeynes@586
   276
    JNE_exc(EXC_DATA_ADDR_READ)
nkeynes@368
   277
nkeynes@586
   278
#define check_walign32( x86reg ) \
nkeynes@586
   279
    TEST_imm32_r32( 0x00000003, x86reg ); \
nkeynes@586
   280
    JNE_exc(EXC_DATA_ADDR_WRITE);
nkeynes@368
   281
nkeynes@732
   282
#define check_ralign64( x86reg ) \
nkeynes@732
   283
    TEST_imm32_r32( 0x00000007, x86reg ); \
nkeynes@732
   284
    JNE_exc(EXC_DATA_ADDR_READ)
nkeynes@732
   285
nkeynes@732
   286
#define check_walign64( x86reg ) \
nkeynes@732
   287
    TEST_imm32_r32( 0x00000007, x86reg ); \
nkeynes@732
   288
    JNE_exc(EXC_DATA_ADDR_WRITE);
nkeynes@732
   289
nkeynes@824
   290
#define UNDEF(ir)
nkeynes@361
   291
#define MEM_RESULT(value_reg) if(value_reg != R_EAX) { MOV_r32_r32(R_EAX,value_reg); }
nkeynes@361
   292
#define MEM_READ_BYTE( addr_reg, value_reg ) call_func1(sh4_read_byte, addr_reg ); MEM_RESULT(value_reg)
nkeynes@361
   293
#define MEM_READ_WORD( addr_reg, value_reg ) call_func1(sh4_read_word, addr_reg ); MEM_RESULT(value_reg)
nkeynes@361
   294
#define MEM_READ_LONG( addr_reg, value_reg ) call_func1(sh4_read_long, addr_reg ); MEM_RESULT(value_reg)
nkeynes@361
   295
#define MEM_WRITE_BYTE( addr_reg, value_reg ) call_func2(sh4_write_byte, addr_reg, value_reg)
nkeynes@361
   296
#define MEM_WRITE_WORD( addr_reg, value_reg ) call_func2(sh4_write_word, addr_reg, value_reg)
nkeynes@361
   297
#define MEM_WRITE_LONG( addr_reg, value_reg ) call_func2(sh4_write_long, addr_reg, value_reg)
nkeynes@361
   298
nkeynes@586
   299
/**
nkeynes@586
   300
 * Perform MMU translation on the address in addr_reg for a read operation, iff the TLB is turned 
nkeynes@586
   301
 * on, otherwise do nothing. Clobbers EAX, ECX and EDX. May raise a TLB exception or address error.
nkeynes@586
   302
 */
nkeynes@586
   303
#define MMU_TRANSLATE_READ( addr_reg ) if( sh4_x86.tlb_on ) { call_func1(mmu_vma_to_phys_read, addr_reg); CMP_imm32_r32(MMU_VMA_ERROR, R_EAX); JE_exc(-1); MEM_RESULT(addr_reg); }
nkeynes@596
   304
nkeynes@596
   305
#define MMU_TRANSLATE_READ_EXC( addr_reg, exc_code ) if( sh4_x86.tlb_on ) { call_func1(mmu_vma_to_phys_read, addr_reg); CMP_imm32_r32(MMU_VMA_ERROR, R_EAX); JE_exc(exc_code); MEM_RESULT(addr_reg) }
nkeynes@586
   306
/**
nkeynes@586
   307
 * Perform MMU translation on the address in addr_reg for a write operation, iff the TLB is turned 
nkeynes@586
   308
 * on, otherwise do nothing. Clobbers EAX, ECX and EDX. May raise a TLB exception or address error.
nkeynes@586
   309
 */
nkeynes@586
   310
#define MMU_TRANSLATE_WRITE( addr_reg ) if( sh4_x86.tlb_on ) { call_func1(mmu_vma_to_phys_write, addr_reg); CMP_imm32_r32(MMU_VMA_ERROR, R_EAX); JE_exc(-1); MEM_RESULT(addr_reg); }
nkeynes@368
   311
nkeynes@590
   312
#define SLOTILLEGAL() JMP_exc(EXC_SLOT_ILLEGAL); sh4_x86.in_delay_slot = DELAY_NONE; return 1;
nkeynes@388
   313
nkeynes@539
   314
/****** Import appropriate calling conventions ******/
nkeynes@675
   315
#if SIZEOF_VOID_P == 8
nkeynes@539
   316
#include "sh4/ia64abi.h"
nkeynes@675
   317
#else /* 32-bit system */
nkeynes@539
   318
#ifdef APPLE_BUILD
nkeynes@539
   319
#include "sh4/ia32mac.h"
nkeynes@539
   320
#else
nkeynes@539
   321
#include "sh4/ia32abi.h"
nkeynes@539
   322
#endif
nkeynes@539
   323
#endif
nkeynes@539
   324
nkeynes@901
   325
void sh4_translate_begin_block( sh4addr_t pc ) 
nkeynes@901
   326
{
nkeynes@901
   327
	enter_block();
nkeynes@901
   328
    sh4_x86.in_delay_slot = FALSE;
nkeynes@901
   329
    sh4_x86.priv_checked = FALSE;
nkeynes@901
   330
    sh4_x86.fpuen_checked = FALSE;
nkeynes@901
   331
    sh4_x86.branch_taken = FALSE;
nkeynes@901
   332
    sh4_x86.backpatch_posn = 0;
nkeynes@901
   333
    sh4_x86.block_start_pc = pc;
nkeynes@901
   334
    sh4_x86.tlb_on = IS_MMU_ENABLED();
nkeynes@901
   335
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@901
   336
    sh4_x86.double_prec = sh4r.fpscr & FPSCR_PR;
nkeynes@903
   337
    sh4_x86.double_size = sh4r.fpscr & FPSCR_SZ;
nkeynes@901
   338
}
nkeynes@901
   339
nkeynes@901
   340
nkeynes@593
   341
uint32_t sh4_translate_end_block_size()
nkeynes@593
   342
{
nkeynes@596
   343
    if( sh4_x86.backpatch_posn <= 3 ) {
nkeynes@901
   344
        return EPILOGUE_SIZE + (sh4_x86.backpatch_posn*12);
nkeynes@596
   345
    } else {
nkeynes@901
   346
        return EPILOGUE_SIZE + 48 + (sh4_x86.backpatch_posn-3)*15;
nkeynes@596
   347
    }
nkeynes@593
   348
}
nkeynes@593
   349
nkeynes@593
   350
nkeynes@590
   351
/**
nkeynes@590
   352
 * Embed a breakpoint into the generated code
nkeynes@590
   353
 */
nkeynes@586
   354
void sh4_translate_emit_breakpoint( sh4vma_t pc )
nkeynes@586
   355
{
nkeynes@591
   356
    load_imm32( R_EAX, pc );
nkeynes@591
   357
    call_func1( sh4_translate_breakpoint_hit, R_EAX );
nkeynes@875
   358
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@586
   359
}
nkeynes@590
   360
nkeynes@601
   361
nkeynes@601
   362
#define UNTRANSLATABLE(pc) !IS_IN_ICACHE(pc)
nkeynes@601
   363
nkeynes@590
   364
/**
nkeynes@590
   365
 * Embed a call to sh4_execute_instruction for situations that we
nkeynes@601
   366
 * can't translate (just page-crossing delay slots at the moment).
nkeynes@601
   367
 * Caller is responsible for setting new_pc before calling this function.
nkeynes@601
   368
 *
nkeynes@601
   369
 * Performs:
nkeynes@601
   370
 *   Set PC = endpc
nkeynes@601
   371
 *   Set sh4r.in_delay_slot = sh4_x86.in_delay_slot
nkeynes@601
   372
 *   Update slice_cycle for endpc+2 (single step doesn't update slice_cycle)
nkeynes@601
   373
 *   Call sh4_execute_instruction
nkeynes@601
   374
 *   Call xlat_get_code_by_vma / xlat_get_code as for normal exit
nkeynes@590
   375
 */
nkeynes@601
   376
void exit_block_emu( sh4vma_t endpc )
nkeynes@590
   377
{
nkeynes@590
   378
    load_imm32( R_ECX, endpc - sh4_x86.block_start_pc );   // 5
nkeynes@590
   379
    ADD_r32_sh4r( R_ECX, R_PC );
nkeynes@586
   380
    
nkeynes@601
   381
    load_imm32( R_ECX, (((endpc - sh4_x86.block_start_pc)>>1)+1)*sh4_cpu_period ); // 5
nkeynes@590
   382
    ADD_r32_sh4r( R_ECX, REG_OFFSET(slice_cycle) );     // 6
nkeynes@590
   383
    load_imm32( R_ECX, sh4_x86.in_delay_slot ? 1 : 0 );
nkeynes@590
   384
    store_spreg( R_ECX, REG_OFFSET(in_delay_slot) );
nkeynes@590
   385
nkeynes@590
   386
    call_func0( sh4_execute_instruction );    
nkeynes@601
   387
    load_spreg( R_EAX, R_PC );
nkeynes@590
   388
    if( sh4_x86.tlb_on ) {
nkeynes@590
   389
	call_func1(xlat_get_code_by_vma,R_EAX);
nkeynes@590
   390
    } else {
nkeynes@590
   391
	call_func1(xlat_get_code,R_EAX);
nkeynes@590
   392
    }
nkeynes@601
   393
    AND_imm8s_rptr( 0xFC, R_EAX );
nkeynes@590
   394
    POP_r32(R_EBP);
nkeynes@590
   395
    RET();
nkeynes@590
   396
} 
nkeynes@539
   397
nkeynes@359
   398
/**
nkeynes@359
   399
 * Translate a single instruction. Delayed branches are handled specially
nkeynes@359
   400
 * by translating both branch and delayed instruction as a single unit (as
nkeynes@359
   401
 * 
nkeynes@586
   402
 * The instruction MUST be in the icache (assert check)
nkeynes@359
   403
 *
nkeynes@359
   404
 * @return true if the instruction marks the end of a basic block
nkeynes@359
   405
 * (eg a branch or 
nkeynes@359
   406
 */
nkeynes@590
   407
uint32_t sh4_translate_instruction( sh4vma_t pc )
nkeynes@359
   408
{
nkeynes@388
   409
    uint32_t ir;
nkeynes@586
   410
    /* Read instruction from icache */
nkeynes@586
   411
    assert( IS_IN_ICACHE(pc) );
nkeynes@586
   412
    ir = *(uint16_t *)GET_ICACHE_PTR(pc);
nkeynes@586
   413
    
nkeynes@586
   414
    if( !sh4_x86.in_delay_slot ) {
nkeynes@596
   415
	sh4_translate_add_recovery( (pc - sh4_x86.block_start_pc)>>1 );
nkeynes@388
   416
    }
nkeynes@359
   417
%%
nkeynes@359
   418
/* ALU operations */
nkeynes@359
   419
ADD Rm, Rn {:
nkeynes@671
   420
    COUNT_INST(I_ADD);
nkeynes@359
   421
    load_reg( R_EAX, Rm );
nkeynes@359
   422
    load_reg( R_ECX, Rn );
nkeynes@359
   423
    ADD_r32_r32( R_EAX, R_ECX );
nkeynes@359
   424
    store_reg( R_ECX, Rn );
nkeynes@417
   425
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   426
:}
nkeynes@359
   427
ADD #imm, Rn {:  
nkeynes@671
   428
    COUNT_INST(I_ADDI);
nkeynes@359
   429
    load_reg( R_EAX, Rn );
nkeynes@359
   430
    ADD_imm8s_r32( imm, R_EAX );
nkeynes@359
   431
    store_reg( R_EAX, Rn );
nkeynes@417
   432
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   433
:}
nkeynes@359
   434
ADDC Rm, Rn {:
nkeynes@671
   435
    COUNT_INST(I_ADDC);
nkeynes@417
   436
    if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@911
   437
        LDC_t();
nkeynes@417
   438
    }
nkeynes@359
   439
    load_reg( R_EAX, Rm );
nkeynes@359
   440
    load_reg( R_ECX, Rn );
nkeynes@359
   441
    ADC_r32_r32( R_EAX, R_ECX );
nkeynes@359
   442
    store_reg( R_ECX, Rn );
nkeynes@359
   443
    SETC_t();
nkeynes@417
   444
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
   445
:}
nkeynes@359
   446
ADDV Rm, Rn {:
nkeynes@671
   447
    COUNT_INST(I_ADDV);
nkeynes@359
   448
    load_reg( R_EAX, Rm );
nkeynes@359
   449
    load_reg( R_ECX, Rn );
nkeynes@359
   450
    ADD_r32_r32( R_EAX, R_ECX );
nkeynes@359
   451
    store_reg( R_ECX, Rn );
nkeynes@359
   452
    SETO_t();
nkeynes@417
   453
    sh4_x86.tstate = TSTATE_O;
nkeynes@359
   454
:}
nkeynes@359
   455
AND Rm, Rn {:
nkeynes@671
   456
    COUNT_INST(I_AND);
nkeynes@359
   457
    load_reg( R_EAX, Rm );
nkeynes@359
   458
    load_reg( R_ECX, Rn );
nkeynes@359
   459
    AND_r32_r32( R_EAX, R_ECX );
nkeynes@359
   460
    store_reg( R_ECX, Rn );
nkeynes@417
   461
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   462
:}
nkeynes@359
   463
AND #imm, R0 {:  
nkeynes@671
   464
    COUNT_INST(I_ANDI);
nkeynes@359
   465
    load_reg( R_EAX, 0 );
nkeynes@359
   466
    AND_imm32_r32(imm, R_EAX); 
nkeynes@359
   467
    store_reg( R_EAX, 0 );
nkeynes@417
   468
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   469
:}
nkeynes@359
   470
AND.B #imm, @(R0, GBR) {: 
nkeynes@671
   471
    COUNT_INST(I_ANDB);
nkeynes@359
   472
    load_reg( R_EAX, 0 );
nkeynes@359
   473
    load_spreg( R_ECX, R_GBR );
nkeynes@586
   474
    ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
   475
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
   476
    PUSH_realigned_r32(R_EAX);
nkeynes@905
   477
    MEM_READ_BYTE( R_EAX, R_EDX );
nkeynes@905
   478
    POP_realigned_r32(R_EAX);
nkeynes@905
   479
    AND_imm32_r32(imm, R_EDX );
nkeynes@905
   480
    MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
   481
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   482
:}
nkeynes@359
   483
CMP/EQ Rm, Rn {:  
nkeynes@671
   484
    COUNT_INST(I_CMPEQ);
nkeynes@359
   485
    load_reg( R_EAX, Rm );
nkeynes@359
   486
    load_reg( R_ECX, Rn );
nkeynes@359
   487
    CMP_r32_r32( R_EAX, R_ECX );
nkeynes@359
   488
    SETE_t();
nkeynes@417
   489
    sh4_x86.tstate = TSTATE_E;
nkeynes@359
   490
:}
nkeynes@359
   491
CMP/EQ #imm, R0 {:  
nkeynes@671
   492
    COUNT_INST(I_CMPEQI);
nkeynes@359
   493
    load_reg( R_EAX, 0 );
nkeynes@359
   494
    CMP_imm8s_r32(imm, R_EAX);
nkeynes@359
   495
    SETE_t();
nkeynes@417
   496
    sh4_x86.tstate = TSTATE_E;
nkeynes@359
   497
:}
nkeynes@359
   498
CMP/GE Rm, Rn {:  
nkeynes@671
   499
    COUNT_INST(I_CMPGE);
nkeynes@359
   500
    load_reg( R_EAX, Rm );
nkeynes@359
   501
    load_reg( R_ECX, Rn );
nkeynes@359
   502
    CMP_r32_r32( R_EAX, R_ECX );
nkeynes@359
   503
    SETGE_t();
nkeynes@417
   504
    sh4_x86.tstate = TSTATE_GE;
nkeynes@359
   505
:}
nkeynes@359
   506
CMP/GT Rm, Rn {: 
nkeynes@671
   507
    COUNT_INST(I_CMPGT);
nkeynes@359
   508
    load_reg( R_EAX, Rm );
nkeynes@359
   509
    load_reg( R_ECX, Rn );
nkeynes@359
   510
    CMP_r32_r32( R_EAX, R_ECX );
nkeynes@359
   511
    SETG_t();
nkeynes@417
   512
    sh4_x86.tstate = TSTATE_G;
nkeynes@359
   513
:}
nkeynes@359
   514
CMP/HI Rm, Rn {:  
nkeynes@671
   515
    COUNT_INST(I_CMPHI);
nkeynes@359
   516
    load_reg( R_EAX, Rm );
nkeynes@359
   517
    load_reg( R_ECX, Rn );
nkeynes@359
   518
    CMP_r32_r32( R_EAX, R_ECX );
nkeynes@359
   519
    SETA_t();
nkeynes@417
   520
    sh4_x86.tstate = TSTATE_A;
nkeynes@359
   521
:}
nkeynes@359
   522
CMP/HS Rm, Rn {: 
nkeynes@671
   523
    COUNT_INST(I_CMPHS);
nkeynes@359
   524
    load_reg( R_EAX, Rm );
nkeynes@359
   525
    load_reg( R_ECX, Rn );
nkeynes@359
   526
    CMP_r32_r32( R_EAX, R_ECX );
nkeynes@359
   527
    SETAE_t();
nkeynes@417
   528
    sh4_x86.tstate = TSTATE_AE;
nkeynes@359
   529
 :}
nkeynes@359
   530
CMP/PL Rn {: 
nkeynes@671
   531
    COUNT_INST(I_CMPPL);
nkeynes@359
   532
    load_reg( R_EAX, Rn );
nkeynes@359
   533
    CMP_imm8s_r32( 0, R_EAX );
nkeynes@359
   534
    SETG_t();
nkeynes@417
   535
    sh4_x86.tstate = TSTATE_G;
nkeynes@359
   536
:}
nkeynes@359
   537
CMP/PZ Rn {:  
nkeynes@671
   538
    COUNT_INST(I_CMPPZ);
nkeynes@359
   539
    load_reg( R_EAX, Rn );
nkeynes@359
   540
    CMP_imm8s_r32( 0, R_EAX );
nkeynes@359
   541
    SETGE_t();
nkeynes@417
   542
    sh4_x86.tstate = TSTATE_GE;
nkeynes@359
   543
:}
nkeynes@361
   544
CMP/STR Rm, Rn {:  
nkeynes@671
   545
    COUNT_INST(I_CMPSTR);
nkeynes@368
   546
    load_reg( R_EAX, Rm );
nkeynes@368
   547
    load_reg( R_ECX, Rn );
nkeynes@368
   548
    XOR_r32_r32( R_ECX, R_EAX );
nkeynes@368
   549
    TEST_r8_r8( R_AL, R_AL );
nkeynes@669
   550
    JE_rel8(target1);
nkeynes@669
   551
    TEST_r8_r8( R_AH, R_AH );
nkeynes@669
   552
    JE_rel8(target2);
nkeynes@669
   553
    SHR_imm8_r32( 16, R_EAX );
nkeynes@669
   554
    TEST_r8_r8( R_AL, R_AL );
nkeynes@669
   555
    JE_rel8(target3);
nkeynes@669
   556
    TEST_r8_r8( R_AH, R_AH );
nkeynes@380
   557
    JMP_TARGET(target1);
nkeynes@380
   558
    JMP_TARGET(target2);
nkeynes@380
   559
    JMP_TARGET(target3);
nkeynes@368
   560
    SETE_t();
nkeynes@417
   561
    sh4_x86.tstate = TSTATE_E;
nkeynes@361
   562
:}
nkeynes@361
   563
DIV0S Rm, Rn {:
nkeynes@671
   564
    COUNT_INST(I_DIV0S);
nkeynes@361
   565
    load_reg( R_EAX, Rm );
nkeynes@386
   566
    load_reg( R_ECX, Rn );
nkeynes@361
   567
    SHR_imm8_r32( 31, R_EAX );
nkeynes@361
   568
    SHR_imm8_r32( 31, R_ECX );
nkeynes@361
   569
    store_spreg( R_EAX, R_M );
nkeynes@361
   570
    store_spreg( R_ECX, R_Q );
nkeynes@361
   571
    CMP_r32_r32( R_EAX, R_ECX );
nkeynes@386
   572
    SETNE_t();
nkeynes@417
   573
    sh4_x86.tstate = TSTATE_NE;
nkeynes@361
   574
:}
nkeynes@361
   575
DIV0U {:  
nkeynes@671
   576
    COUNT_INST(I_DIV0U);
nkeynes@361
   577
    XOR_r32_r32( R_EAX, R_EAX );
nkeynes@361
   578
    store_spreg( R_EAX, R_Q );
nkeynes@361
   579
    store_spreg( R_EAX, R_M );
nkeynes@361
   580
    store_spreg( R_EAX, R_T );
nkeynes@417
   581
    sh4_x86.tstate = TSTATE_C; // works for DIV1
nkeynes@361
   582
:}
nkeynes@386
   583
DIV1 Rm, Rn {:
nkeynes@671
   584
    COUNT_INST(I_DIV1);
nkeynes@386
   585
    load_spreg( R_ECX, R_M );
nkeynes@386
   586
    load_reg( R_EAX, Rn );
nkeynes@417
   587
    if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@417
   588
	LDC_t();
nkeynes@417
   589
    }
nkeynes@386
   590
    RCL1_r32( R_EAX );
nkeynes@386
   591
    SETC_r8( R_DL ); // Q'
nkeynes@386
   592
    CMP_sh4r_r32( R_Q, R_ECX );
nkeynes@669
   593
    JE_rel8(mqequal);
nkeynes@386
   594
    ADD_sh4r_r32( REG_OFFSET(r[Rm]), R_EAX );
nkeynes@669
   595
    JMP_rel8(end);
nkeynes@380
   596
    JMP_TARGET(mqequal);
nkeynes@386
   597
    SUB_sh4r_r32( REG_OFFSET(r[Rm]), R_EAX );
nkeynes@386
   598
    JMP_TARGET(end);
nkeynes@386
   599
    store_reg( R_EAX, Rn ); // Done with Rn now
nkeynes@386
   600
    SETC_r8(R_AL); // tmp1
nkeynes@386
   601
    XOR_r8_r8( R_DL, R_AL ); // Q' = Q ^ tmp1
nkeynes@386
   602
    XOR_r8_r8( R_AL, R_CL ); // Q'' = Q' ^ M
nkeynes@386
   603
    store_spreg( R_ECX, R_Q );
nkeynes@386
   604
    XOR_imm8s_r32( 1, R_AL );   // T = !Q'
nkeynes@386
   605
    MOVZX_r8_r32( R_AL, R_EAX );
nkeynes@386
   606
    store_spreg( R_EAX, R_T );
nkeynes@417
   607
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
   608
:}
nkeynes@361
   609
DMULS.L Rm, Rn {:  
nkeynes@671
   610
    COUNT_INST(I_DMULS);
nkeynes@361
   611
    load_reg( R_EAX, Rm );
nkeynes@361
   612
    load_reg( R_ECX, Rn );
nkeynes@361
   613
    IMUL_r32(R_ECX);
nkeynes@361
   614
    store_spreg( R_EDX, R_MACH );
nkeynes@361
   615
    store_spreg( R_EAX, R_MACL );
nkeynes@417
   616
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
   617
:}
nkeynes@361
   618
DMULU.L Rm, Rn {:  
nkeynes@671
   619
    COUNT_INST(I_DMULU);
nkeynes@361
   620
    load_reg( R_EAX, Rm );
nkeynes@361
   621
    load_reg( R_ECX, Rn );
nkeynes@361
   622
    MUL_r32(R_ECX);
nkeynes@361
   623
    store_spreg( R_EDX, R_MACH );
nkeynes@361
   624
    store_spreg( R_EAX, R_MACL );    
nkeynes@417
   625
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
   626
:}
nkeynes@359
   627
DT Rn {:  
nkeynes@671
   628
    COUNT_INST(I_DT);
nkeynes@359
   629
    load_reg( R_EAX, Rn );
nkeynes@382
   630
    ADD_imm8s_r32( -1, R_EAX );
nkeynes@359
   631
    store_reg( R_EAX, Rn );
nkeynes@359
   632
    SETE_t();
nkeynes@417
   633
    sh4_x86.tstate = TSTATE_E;
nkeynes@359
   634
:}
nkeynes@359
   635
EXTS.B Rm, Rn {:  
nkeynes@671
   636
    COUNT_INST(I_EXTSB);
nkeynes@359
   637
    load_reg( R_EAX, Rm );
nkeynes@359
   638
    MOVSX_r8_r32( R_EAX, R_EAX );
nkeynes@359
   639
    store_reg( R_EAX, Rn );
nkeynes@359
   640
:}
nkeynes@361
   641
EXTS.W Rm, Rn {:  
nkeynes@671
   642
    COUNT_INST(I_EXTSW);
nkeynes@361
   643
    load_reg( R_EAX, Rm );
nkeynes@361
   644
    MOVSX_r16_r32( R_EAX, R_EAX );
nkeynes@361
   645
    store_reg( R_EAX, Rn );
nkeynes@361
   646
:}
nkeynes@361
   647
EXTU.B Rm, Rn {:  
nkeynes@671
   648
    COUNT_INST(I_EXTUB);
nkeynes@361
   649
    load_reg( R_EAX, Rm );
nkeynes@361
   650
    MOVZX_r8_r32( R_EAX, R_EAX );
nkeynes@361
   651
    store_reg( R_EAX, Rn );
nkeynes@361
   652
:}
nkeynes@361
   653
EXTU.W Rm, Rn {:  
nkeynes@671
   654
    COUNT_INST(I_EXTUW);
nkeynes@361
   655
    load_reg( R_EAX, Rm );
nkeynes@361
   656
    MOVZX_r16_r32( R_EAX, R_EAX );
nkeynes@361
   657
    store_reg( R_EAX, Rn );
nkeynes@361
   658
:}
nkeynes@586
   659
MAC.L @Rm+, @Rn+ {:
nkeynes@671
   660
    COUNT_INST(I_MACL);
nkeynes@586
   661
    if( Rm == Rn ) {
nkeynes@586
   662
	load_reg( R_EAX, Rm );
nkeynes@586
   663
	check_ralign32( R_EAX );
nkeynes@586
   664
	MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
   665
	PUSH_realigned_r32( R_EAX );
nkeynes@586
   666
	load_reg( R_EAX, Rn );
nkeynes@586
   667
	ADD_imm8s_r32( 4, R_EAX );
nkeynes@596
   668
	MMU_TRANSLATE_READ_EXC( R_EAX, -5 );
nkeynes@586
   669
	ADD_imm8s_sh4r( 8, REG_OFFSET(r[Rn]) );
nkeynes@586
   670
	// Note translate twice in case of page boundaries. Maybe worth
nkeynes@586
   671
	// adding a page-boundary check to skip the second translation
nkeynes@586
   672
    } else {
nkeynes@586
   673
	load_reg( R_EAX, Rm );
nkeynes@586
   674
	check_ralign32( R_EAX );
nkeynes@586
   675
	MMU_TRANSLATE_READ( R_EAX );
nkeynes@596
   676
	load_reg( R_ECX, Rn );
nkeynes@596
   677
	check_ralign32( R_ECX );
nkeynes@586
   678
	PUSH_realigned_r32( R_EAX );
nkeynes@596
   679
	MMU_TRANSLATE_READ_EXC( R_ECX, -5 );
nkeynes@596
   680
	MOV_r32_r32( R_ECX, R_EAX );
nkeynes@586
   681
	ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rn]) );
nkeynes@586
   682
	ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
   683
    }
nkeynes@586
   684
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@586
   685
    POP_r32( R_ECX );
nkeynes@586
   686
    PUSH_r32( R_EAX );
nkeynes@386
   687
    MEM_READ_LONG( R_ECX, R_EAX );
nkeynes@547
   688
    POP_realigned_r32( R_ECX );
nkeynes@586
   689
nkeynes@386
   690
    IMUL_r32( R_ECX );
nkeynes@386
   691
    ADD_r32_sh4r( R_EAX, R_MACL );
nkeynes@386
   692
    ADC_r32_sh4r( R_EDX, R_MACH );
nkeynes@386
   693
nkeynes@386
   694
    load_spreg( R_ECX, R_S );
nkeynes@386
   695
    TEST_r32_r32(R_ECX, R_ECX);
nkeynes@669
   696
    JE_rel8( nosat );
nkeynes@386
   697
    call_func0( signsat48 );
nkeynes@386
   698
    JMP_TARGET( nosat );
nkeynes@417
   699
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@386
   700
:}
nkeynes@386
   701
MAC.W @Rm+, @Rn+ {:  
nkeynes@671
   702
    COUNT_INST(I_MACW);
nkeynes@586
   703
    if( Rm == Rn ) {
nkeynes@586
   704
	load_reg( R_EAX, Rm );
nkeynes@586
   705
	check_ralign16( R_EAX );
nkeynes@586
   706
	MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
   707
	PUSH_realigned_r32( R_EAX );
nkeynes@586
   708
	load_reg( R_EAX, Rn );
nkeynes@586
   709
	ADD_imm8s_r32( 2, R_EAX );
nkeynes@596
   710
	MMU_TRANSLATE_READ_EXC( R_EAX, -5 );
nkeynes@586
   711
	ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rn]) );
nkeynes@586
   712
	// Note translate twice in case of page boundaries. Maybe worth
nkeynes@586
   713
	// adding a page-boundary check to skip the second translation
nkeynes@586
   714
    } else {
nkeynes@586
   715
	load_reg( R_EAX, Rm );
nkeynes@586
   716
	check_ralign16( R_EAX );
nkeynes@586
   717
	MMU_TRANSLATE_READ( R_EAX );
nkeynes@596
   718
	load_reg( R_ECX, Rn );
nkeynes@596
   719
	check_ralign16( R_ECX );
nkeynes@586
   720
	PUSH_realigned_r32( R_EAX );
nkeynes@596
   721
	MMU_TRANSLATE_READ_EXC( R_ECX, -5 );
nkeynes@596
   722
	MOV_r32_r32( R_ECX, R_EAX );
nkeynes@586
   723
	ADD_imm8s_sh4r( 2, REG_OFFSET(r[Rn]) );
nkeynes@586
   724
	ADD_imm8s_sh4r( 2, REG_OFFSET(r[Rm]) );
nkeynes@586
   725
    }
nkeynes@586
   726
    MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@586
   727
    POP_r32( R_ECX );
nkeynes@586
   728
    PUSH_r32( R_EAX );
nkeynes@386
   729
    MEM_READ_WORD( R_ECX, R_EAX );
nkeynes@547
   730
    POP_realigned_r32( R_ECX );
nkeynes@386
   731
    IMUL_r32( R_ECX );
nkeynes@386
   732
nkeynes@386
   733
    load_spreg( R_ECX, R_S );
nkeynes@386
   734
    TEST_r32_r32( R_ECX, R_ECX );
nkeynes@669
   735
    JE_rel8( nosat );
nkeynes@386
   736
nkeynes@386
   737
    ADD_r32_sh4r( R_EAX, R_MACL );  // 6
nkeynes@669
   738
    JNO_rel8( end );            // 2
nkeynes@386
   739
    load_imm32( R_EDX, 1 );         // 5
nkeynes@386
   740
    store_spreg( R_EDX, R_MACH );   // 6
nkeynes@669
   741
    JS_rel8( positive );        // 2
nkeynes@386
   742
    load_imm32( R_EAX, 0x80000000 );// 5
nkeynes@386
   743
    store_spreg( R_EAX, R_MACL );   // 6
nkeynes@669
   744
    JMP_rel8(end2);           // 2
nkeynes@386
   745
nkeynes@386
   746
    JMP_TARGET(positive);
nkeynes@386
   747
    load_imm32( R_EAX, 0x7FFFFFFF );// 5
nkeynes@386
   748
    store_spreg( R_EAX, R_MACL );   // 6
nkeynes@669
   749
    JMP_rel8(end3);            // 2
nkeynes@386
   750
nkeynes@386
   751
    JMP_TARGET(nosat);
nkeynes@386
   752
    ADD_r32_sh4r( R_EAX, R_MACL );  // 6
nkeynes@386
   753
    ADC_r32_sh4r( R_EDX, R_MACH );  // 6
nkeynes@386
   754
    JMP_TARGET(end);
nkeynes@386
   755
    JMP_TARGET(end2);
nkeynes@386
   756
    JMP_TARGET(end3);
nkeynes@417
   757
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@386
   758
:}
nkeynes@359
   759
MOVT Rn {:  
nkeynes@671
   760
    COUNT_INST(I_MOVT);
nkeynes@359
   761
    load_spreg( R_EAX, R_T );
nkeynes@359
   762
    store_reg( R_EAX, Rn );
nkeynes@359
   763
:}
nkeynes@361
   764
MUL.L Rm, Rn {:  
nkeynes@671
   765
    COUNT_INST(I_MULL);
nkeynes@361
   766
    load_reg( R_EAX, Rm );
nkeynes@361
   767
    load_reg( R_ECX, Rn );
nkeynes@361
   768
    MUL_r32( R_ECX );
nkeynes@361
   769
    store_spreg( R_EAX, R_MACL );
nkeynes@417
   770
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
   771
:}
nkeynes@374
   772
MULS.W Rm, Rn {:
nkeynes@671
   773
    COUNT_INST(I_MULSW);
nkeynes@374
   774
    load_reg16s( R_EAX, Rm );
nkeynes@374
   775
    load_reg16s( R_ECX, Rn );
nkeynes@374
   776
    MUL_r32( R_ECX );
nkeynes@374
   777
    store_spreg( R_EAX, R_MACL );
nkeynes@417
   778
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
   779
:}
nkeynes@374
   780
MULU.W Rm, Rn {:  
nkeynes@671
   781
    COUNT_INST(I_MULUW);
nkeynes@374
   782
    load_reg16u( R_EAX, Rm );
nkeynes@374
   783
    load_reg16u( R_ECX, Rn );
nkeynes@374
   784
    MUL_r32( R_ECX );
nkeynes@374
   785
    store_spreg( R_EAX, R_MACL );
nkeynes@417
   786
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
   787
:}
nkeynes@359
   788
NEG Rm, Rn {:
nkeynes@671
   789
    COUNT_INST(I_NEG);
nkeynes@359
   790
    load_reg( R_EAX, Rm );
nkeynes@359
   791
    NEG_r32( R_EAX );
nkeynes@359
   792
    store_reg( R_EAX, Rn );
nkeynes@417
   793
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   794
:}
nkeynes@359
   795
NEGC Rm, Rn {:  
nkeynes@671
   796
    COUNT_INST(I_NEGC);
nkeynes@359
   797
    load_reg( R_EAX, Rm );
nkeynes@359
   798
    XOR_r32_r32( R_ECX, R_ECX );
nkeynes@359
   799
    LDC_t();
nkeynes@359
   800
    SBB_r32_r32( R_EAX, R_ECX );
nkeynes@359
   801
    store_reg( R_ECX, Rn );
nkeynes@359
   802
    SETC_t();
nkeynes@417
   803
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
   804
:}
nkeynes@359
   805
NOT Rm, Rn {:  
nkeynes@671
   806
    COUNT_INST(I_NOT);
nkeynes@359
   807
    load_reg( R_EAX, Rm );
nkeynes@359
   808
    NOT_r32( R_EAX );
nkeynes@359
   809
    store_reg( R_EAX, Rn );
nkeynes@417
   810
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   811
:}
nkeynes@359
   812
OR Rm, Rn {:  
nkeynes@671
   813
    COUNT_INST(I_OR);
nkeynes@359
   814
    load_reg( R_EAX, Rm );
nkeynes@359
   815
    load_reg( R_ECX, Rn );
nkeynes@359
   816
    OR_r32_r32( R_EAX, R_ECX );
nkeynes@359
   817
    store_reg( R_ECX, Rn );
nkeynes@417
   818
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   819
:}
nkeynes@359
   820
OR #imm, R0 {:
nkeynes@671
   821
    COUNT_INST(I_ORI);
nkeynes@359
   822
    load_reg( R_EAX, 0 );
nkeynes@359
   823
    OR_imm32_r32(imm, R_EAX);
nkeynes@359
   824
    store_reg( R_EAX, 0 );
nkeynes@417
   825
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   826
:}
nkeynes@374
   827
OR.B #imm, @(R0, GBR) {:  
nkeynes@671
   828
    COUNT_INST(I_ORB);
nkeynes@374
   829
    load_reg( R_EAX, 0 );
nkeynes@374
   830
    load_spreg( R_ECX, R_GBR );
nkeynes@586
   831
    ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
   832
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
   833
    PUSH_realigned_r32(R_EAX);
nkeynes@905
   834
    MEM_READ_BYTE( R_EAX, R_EDX );
nkeynes@905
   835
    POP_realigned_r32(R_EAX);
nkeynes@905
   836
    OR_imm32_r32(imm, R_EDX );
nkeynes@905
   837
    MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
   838
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
   839
:}
nkeynes@359
   840
ROTCL Rn {:
nkeynes@671
   841
    COUNT_INST(I_ROTCL);
nkeynes@359
   842
    load_reg( R_EAX, Rn );
nkeynes@417
   843
    if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@417
   844
	LDC_t();
nkeynes@417
   845
    }
nkeynes@359
   846
    RCL1_r32( R_EAX );
nkeynes@359
   847
    store_reg( R_EAX, Rn );
nkeynes@359
   848
    SETC_t();
nkeynes@417
   849
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
   850
:}
nkeynes@359
   851
ROTCR Rn {:  
nkeynes@671
   852
    COUNT_INST(I_ROTCR);
nkeynes@359
   853
    load_reg( R_EAX, Rn );
nkeynes@417
   854
    if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@417
   855
	LDC_t();
nkeynes@417
   856
    }
nkeynes@359
   857
    RCR1_r32( R_EAX );
nkeynes@359
   858
    store_reg( R_EAX, Rn );
nkeynes@359
   859
    SETC_t();
nkeynes@417
   860
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
   861
:}
nkeynes@359
   862
ROTL Rn {:  
nkeynes@671
   863
    COUNT_INST(I_ROTL);
nkeynes@359
   864
    load_reg( R_EAX, Rn );
nkeynes@359
   865
    ROL1_r32( R_EAX );
nkeynes@359
   866
    store_reg( R_EAX, Rn );
nkeynes@359
   867
    SETC_t();
nkeynes@417
   868
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
   869
:}
nkeynes@359
   870
ROTR Rn {:  
nkeynes@671
   871
    COUNT_INST(I_ROTR);
nkeynes@359
   872
    load_reg( R_EAX, Rn );
nkeynes@359
   873
    ROR1_r32( R_EAX );
nkeynes@359
   874
    store_reg( R_EAX, Rn );
nkeynes@359
   875
    SETC_t();
nkeynes@417
   876
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
   877
:}
nkeynes@359
   878
SHAD Rm, Rn {:
nkeynes@671
   879
    COUNT_INST(I_SHAD);
nkeynes@359
   880
    /* Annoyingly enough, not directly convertible */
nkeynes@361
   881
    load_reg( R_EAX, Rn );
nkeynes@361
   882
    load_reg( R_ECX, Rm );
nkeynes@361
   883
    CMP_imm32_r32( 0, R_ECX );
nkeynes@669
   884
    JGE_rel8(doshl);
nkeynes@361
   885
                    
nkeynes@361
   886
    NEG_r32( R_ECX );      // 2
nkeynes@361
   887
    AND_imm8_r8( 0x1F, R_CL ); // 3
nkeynes@669
   888
    JE_rel8(emptysar);     // 2
nkeynes@361
   889
    SAR_r32_CL( R_EAX );       // 2
nkeynes@669
   890
    JMP_rel8(end);          // 2
nkeynes@386
   891
nkeynes@386
   892
    JMP_TARGET(emptysar);
nkeynes@386
   893
    SAR_imm8_r32(31, R_EAX );  // 3
nkeynes@669
   894
    JMP_rel8(end2);
nkeynes@382
   895
nkeynes@380
   896
    JMP_TARGET(doshl);
nkeynes@361
   897
    AND_imm8_r8( 0x1F, R_CL ); // 3
nkeynes@361
   898
    SHL_r32_CL( R_EAX );       // 2
nkeynes@380
   899
    JMP_TARGET(end);
nkeynes@386
   900
    JMP_TARGET(end2);
nkeynes@361
   901
    store_reg( R_EAX, Rn );
nkeynes@417
   902
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   903
:}
nkeynes@359
   904
SHLD Rm, Rn {:  
nkeynes@671
   905
    COUNT_INST(I_SHLD);
nkeynes@368
   906
    load_reg( R_EAX, Rn );
nkeynes@368
   907
    load_reg( R_ECX, Rm );
nkeynes@382
   908
    CMP_imm32_r32( 0, R_ECX );
nkeynes@669
   909
    JGE_rel8(doshl);
nkeynes@368
   910
nkeynes@382
   911
    NEG_r32( R_ECX );      // 2
nkeynes@382
   912
    AND_imm8_r8( 0x1F, R_CL ); // 3
nkeynes@669
   913
    JE_rel8(emptyshr );
nkeynes@382
   914
    SHR_r32_CL( R_EAX );       // 2
nkeynes@669
   915
    JMP_rel8(end);          // 2
nkeynes@386
   916
nkeynes@386
   917
    JMP_TARGET(emptyshr);
nkeynes@386
   918
    XOR_r32_r32( R_EAX, R_EAX );
nkeynes@669
   919
    JMP_rel8(end2);
nkeynes@382
   920
nkeynes@382
   921
    JMP_TARGET(doshl);
nkeynes@382
   922
    AND_imm8_r8( 0x1F, R_CL ); // 3
nkeynes@382
   923
    SHL_r32_CL( R_EAX );       // 2
nkeynes@382
   924
    JMP_TARGET(end);
nkeynes@386
   925
    JMP_TARGET(end2);
nkeynes@368
   926
    store_reg( R_EAX, Rn );
nkeynes@417
   927
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   928
:}
nkeynes@359
   929
SHAL Rn {: 
nkeynes@671
   930
    COUNT_INST(I_SHAL);
nkeynes@359
   931
    load_reg( R_EAX, Rn );
nkeynes@359
   932
    SHL1_r32( R_EAX );
nkeynes@397
   933
    SETC_t();
nkeynes@359
   934
    store_reg( R_EAX, Rn );
nkeynes@417
   935
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
   936
:}
nkeynes@359
   937
SHAR Rn {:  
nkeynes@671
   938
    COUNT_INST(I_SHAR);
nkeynes@359
   939
    load_reg( R_EAX, Rn );
nkeynes@359
   940
    SAR1_r32( R_EAX );
nkeynes@397
   941
    SETC_t();
nkeynes@359
   942
    store_reg( R_EAX, Rn );
nkeynes@417
   943
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
   944
:}
nkeynes@359
   945
SHLL Rn {:  
nkeynes@671
   946
    COUNT_INST(I_SHLL);
nkeynes@359
   947
    load_reg( R_EAX, Rn );
nkeynes@359
   948
    SHL1_r32( R_EAX );
nkeynes@397
   949
    SETC_t();
nkeynes@359
   950
    store_reg( R_EAX, Rn );
nkeynes@417
   951
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
   952
:}
nkeynes@359
   953
SHLL2 Rn {:
nkeynes@671
   954
    COUNT_INST(I_SHLL);
nkeynes@359
   955
    load_reg( R_EAX, Rn );
nkeynes@359
   956
    SHL_imm8_r32( 2, R_EAX );
nkeynes@359
   957
    store_reg( R_EAX, Rn );
nkeynes@417
   958
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   959
:}
nkeynes@359
   960
SHLL8 Rn {:  
nkeynes@671
   961
    COUNT_INST(I_SHLL);
nkeynes@359
   962
    load_reg( R_EAX, Rn );
nkeynes@359
   963
    SHL_imm8_r32( 8, R_EAX );
nkeynes@359
   964
    store_reg( R_EAX, Rn );
nkeynes@417
   965
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   966
:}
nkeynes@359
   967
SHLL16 Rn {:  
nkeynes@671
   968
    COUNT_INST(I_SHLL);
nkeynes@359
   969
    load_reg( R_EAX, Rn );
nkeynes@359
   970
    SHL_imm8_r32( 16, R_EAX );
nkeynes@359
   971
    store_reg( R_EAX, Rn );
nkeynes@417
   972
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   973
:}
nkeynes@359
   974
SHLR Rn {:  
nkeynes@671
   975
    COUNT_INST(I_SHLR);
nkeynes@359
   976
    load_reg( R_EAX, Rn );
nkeynes@359
   977
    SHR1_r32( R_EAX );
nkeynes@397
   978
    SETC_t();
nkeynes@359
   979
    store_reg( R_EAX, Rn );
nkeynes@417
   980
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
   981
:}
nkeynes@359
   982
SHLR2 Rn {:  
nkeynes@671
   983
    COUNT_INST(I_SHLR);
nkeynes@359
   984
    load_reg( R_EAX, Rn );
nkeynes@359
   985
    SHR_imm8_r32( 2, R_EAX );
nkeynes@359
   986
    store_reg( R_EAX, Rn );
nkeynes@417
   987
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   988
:}
nkeynes@359
   989
SHLR8 Rn {:  
nkeynes@671
   990
    COUNT_INST(I_SHLR);
nkeynes@359
   991
    load_reg( R_EAX, Rn );
nkeynes@359
   992
    SHR_imm8_r32( 8, R_EAX );
nkeynes@359
   993
    store_reg( R_EAX, Rn );
nkeynes@417
   994
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
   995
:}
nkeynes@359
   996
SHLR16 Rn {:  
nkeynes@671
   997
    COUNT_INST(I_SHLR);
nkeynes@359
   998
    load_reg( R_EAX, Rn );
nkeynes@359
   999
    SHR_imm8_r32( 16, R_EAX );
nkeynes@359
  1000
    store_reg( R_EAX, Rn );
nkeynes@417
  1001
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1002
:}
nkeynes@359
  1003
SUB Rm, Rn {:  
nkeynes@671
  1004
    COUNT_INST(I_SUB);
nkeynes@359
  1005
    load_reg( R_EAX, Rm );
nkeynes@359
  1006
    load_reg( R_ECX, Rn );
nkeynes@359
  1007
    SUB_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1008
    store_reg( R_ECX, Rn );
nkeynes@417
  1009
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1010
:}
nkeynes@359
  1011
SUBC Rm, Rn {:  
nkeynes@671
  1012
    COUNT_INST(I_SUBC);
nkeynes@359
  1013
    load_reg( R_EAX, Rm );
nkeynes@359
  1014
    load_reg( R_ECX, Rn );
nkeynes@417
  1015
    if( sh4_x86.tstate != TSTATE_C ) {
nkeynes@417
  1016
	LDC_t();
nkeynes@417
  1017
    }
nkeynes@359
  1018
    SBB_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1019
    store_reg( R_ECX, Rn );
nkeynes@394
  1020
    SETC_t();
nkeynes@417
  1021
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1022
:}
nkeynes@359
  1023
SUBV Rm, Rn {:  
nkeynes@671
  1024
    COUNT_INST(I_SUBV);
nkeynes@359
  1025
    load_reg( R_EAX, Rm );
nkeynes@359
  1026
    load_reg( R_ECX, Rn );
nkeynes@359
  1027
    SUB_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1028
    store_reg( R_ECX, Rn );
nkeynes@359
  1029
    SETO_t();
nkeynes@417
  1030
    sh4_x86.tstate = TSTATE_O;
nkeynes@359
  1031
:}
nkeynes@359
  1032
SWAP.B Rm, Rn {:  
nkeynes@671
  1033
    COUNT_INST(I_SWAPB);
nkeynes@359
  1034
    load_reg( R_EAX, Rm );
nkeynes@601
  1035
    XCHG_r8_r8( R_AL, R_AH ); // NB: does not touch EFLAGS
nkeynes@359
  1036
    store_reg( R_EAX, Rn );
nkeynes@359
  1037
:}
nkeynes@359
  1038
SWAP.W Rm, Rn {:  
nkeynes@671
  1039
    COUNT_INST(I_SWAPB);
nkeynes@359
  1040
    load_reg( R_EAX, Rm );
nkeynes@359
  1041
    MOV_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1042
    SHL_imm8_r32( 16, R_ECX );
nkeynes@359
  1043
    SHR_imm8_r32( 16, R_EAX );
nkeynes@359
  1044
    OR_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1045
    store_reg( R_ECX, Rn );
nkeynes@417
  1046
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1047
:}
nkeynes@361
  1048
TAS.B @Rn {:  
nkeynes@671
  1049
    COUNT_INST(I_TASB);
nkeynes@586
  1050
    load_reg( R_EAX, Rn );
nkeynes@586
  1051
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1052
    PUSH_realigned_r32( R_EAX );
nkeynes@905
  1053
    MEM_READ_BYTE( R_EAX, R_EDX );
nkeynes@905
  1054
    TEST_r8_r8( R_DL, R_DL );
nkeynes@361
  1055
    SETE_t();
nkeynes@905
  1056
    OR_imm8_r8( 0x80, R_DL );
nkeynes@905
  1057
    POP_realigned_r32( R_EAX );
nkeynes@905
  1058
    MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
  1059
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1060
:}
nkeynes@361
  1061
TST Rm, Rn {:  
nkeynes@671
  1062
    COUNT_INST(I_TST);
nkeynes@361
  1063
    load_reg( R_EAX, Rm );
nkeynes@361
  1064
    load_reg( R_ECX, Rn );
nkeynes@361
  1065
    TEST_r32_r32( R_EAX, R_ECX );
nkeynes@361
  1066
    SETE_t();
nkeynes@417
  1067
    sh4_x86.tstate = TSTATE_E;
nkeynes@361
  1068
:}
nkeynes@368
  1069
TST #imm, R0 {:  
nkeynes@671
  1070
    COUNT_INST(I_TSTI);
nkeynes@368
  1071
    load_reg( R_EAX, 0 );
nkeynes@368
  1072
    TEST_imm32_r32( imm, R_EAX );
nkeynes@368
  1073
    SETE_t();
nkeynes@417
  1074
    sh4_x86.tstate = TSTATE_E;
nkeynes@368
  1075
:}
nkeynes@368
  1076
TST.B #imm, @(R0, GBR) {:  
nkeynes@671
  1077
    COUNT_INST(I_TSTB);
nkeynes@368
  1078
    load_reg( R_EAX, 0);
nkeynes@368
  1079
    load_reg( R_ECX, R_GBR);
nkeynes@586
  1080
    ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
  1081
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1082
    MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@394
  1083
    TEST_imm8_r8( imm, R_AL );
nkeynes@368
  1084
    SETE_t();
nkeynes@417
  1085
    sh4_x86.tstate = TSTATE_E;
nkeynes@368
  1086
:}
nkeynes@359
  1087
XOR Rm, Rn {:  
nkeynes@671
  1088
    COUNT_INST(I_XOR);
nkeynes@359
  1089
    load_reg( R_EAX, Rm );
nkeynes@359
  1090
    load_reg( R_ECX, Rn );
nkeynes@359
  1091
    XOR_r32_r32( R_EAX, R_ECX );
nkeynes@359
  1092
    store_reg( R_ECX, Rn );
nkeynes@417
  1093
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1094
:}
nkeynes@359
  1095
XOR #imm, R0 {:  
nkeynes@671
  1096
    COUNT_INST(I_XORI);
nkeynes@359
  1097
    load_reg( R_EAX, 0 );
nkeynes@359
  1098
    XOR_imm32_r32( imm, R_EAX );
nkeynes@359
  1099
    store_reg( R_EAX, 0 );
nkeynes@417
  1100
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1101
:}
nkeynes@359
  1102
XOR.B #imm, @(R0, GBR) {:  
nkeynes@671
  1103
    COUNT_INST(I_XORB);
nkeynes@359
  1104
    load_reg( R_EAX, 0 );
nkeynes@359
  1105
    load_spreg( R_ECX, R_GBR );
nkeynes@586
  1106
    ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
  1107
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1108
    PUSH_realigned_r32(R_EAX);
nkeynes@905
  1109
    MEM_READ_BYTE(R_EAX, R_EDX);
nkeynes@905
  1110
    POP_realigned_r32(R_EAX);
nkeynes@905
  1111
    XOR_imm32_r32( imm, R_EDX );
nkeynes@905
  1112
    MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
  1113
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1114
:}
nkeynes@361
  1115
XTRCT Rm, Rn {:
nkeynes@671
  1116
    COUNT_INST(I_XTRCT);
nkeynes@361
  1117
    load_reg( R_EAX, Rm );
nkeynes@394
  1118
    load_reg( R_ECX, Rn );
nkeynes@394
  1119
    SHL_imm8_r32( 16, R_EAX );
nkeynes@394
  1120
    SHR_imm8_r32( 16, R_ECX );
nkeynes@361
  1121
    OR_r32_r32( R_EAX, R_ECX );
nkeynes@361
  1122
    store_reg( R_ECX, Rn );
nkeynes@417
  1123
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1124
:}
nkeynes@359
  1125
nkeynes@359
  1126
/* Data move instructions */
nkeynes@359
  1127
MOV Rm, Rn {:  
nkeynes@671
  1128
    COUNT_INST(I_MOV);
nkeynes@359
  1129
    load_reg( R_EAX, Rm );
nkeynes@359
  1130
    store_reg( R_EAX, Rn );
nkeynes@359
  1131
:}
nkeynes@359
  1132
MOV #imm, Rn {:  
nkeynes@671
  1133
    COUNT_INST(I_MOVI);
nkeynes@359
  1134
    load_imm32( R_EAX, imm );
nkeynes@359
  1135
    store_reg( R_EAX, Rn );
nkeynes@359
  1136
:}
nkeynes@359
  1137
MOV.B Rm, @Rn {:  
nkeynes@671
  1138
    COUNT_INST(I_MOVB);
nkeynes@586
  1139
    load_reg( R_EAX, Rn );
nkeynes@586
  1140
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1141
    load_reg( R_EDX, Rm );
nkeynes@586
  1142
    MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
  1143
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1144
:}
nkeynes@359
  1145
MOV.B Rm, @-Rn {:  
nkeynes@671
  1146
    COUNT_INST(I_MOVB);
nkeynes@586
  1147
    load_reg( R_EAX, Rn );
nkeynes@586
  1148
    ADD_imm8s_r32( -1, R_EAX );
nkeynes@586
  1149
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1150
    load_reg( R_EDX, Rm );
nkeynes@586
  1151
    ADD_imm8s_sh4r( -1, REG_OFFSET(r[Rn]) );
nkeynes@586
  1152
    MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
  1153
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1154
:}
nkeynes@359
  1155
MOV.B Rm, @(R0, Rn) {:  
nkeynes@671
  1156
    COUNT_INST(I_MOVB);
nkeynes@359
  1157
    load_reg( R_EAX, 0 );
nkeynes@359
  1158
    load_reg( R_ECX, Rn );
nkeynes@586
  1159
    ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
  1160
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1161
    load_reg( R_EDX, Rm );
nkeynes@586
  1162
    MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
  1163
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1164
:}
nkeynes@359
  1165
MOV.B R0, @(disp, GBR) {:  
nkeynes@671
  1166
    COUNT_INST(I_MOVB);
nkeynes@586
  1167
    load_spreg( R_EAX, R_GBR );
nkeynes@586
  1168
    ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  1169
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1170
    load_reg( R_EDX, 0 );
nkeynes@586
  1171
    MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
  1172
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1173
:}
nkeynes@359
  1174
MOV.B R0, @(disp, Rn) {:  
nkeynes@671
  1175
    COUNT_INST(I_MOVB);
nkeynes@586
  1176
    load_reg( R_EAX, Rn );
nkeynes@586
  1177
    ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  1178
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1179
    load_reg( R_EDX, 0 );
nkeynes@586
  1180
    MEM_WRITE_BYTE( R_EAX, R_EDX );
nkeynes@417
  1181
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1182
:}
nkeynes@359
  1183
MOV.B @Rm, Rn {:  
nkeynes@671
  1184
    COUNT_INST(I_MOVB);
nkeynes@586
  1185
    load_reg( R_EAX, Rm );
nkeynes@586
  1186
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1187
    MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@386
  1188
    store_reg( R_EAX, Rn );
nkeynes@417
  1189
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1190
:}
nkeynes@359
  1191
MOV.B @Rm+, Rn {:  
nkeynes@671
  1192
    COUNT_INST(I_MOVB);
nkeynes@586
  1193
    load_reg( R_EAX, Rm );
nkeynes@586
  1194
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1195
    ADD_imm8s_sh4r( 1, REG_OFFSET(r[Rm]) );
nkeynes@586
  1196
    MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@359
  1197
    store_reg( R_EAX, Rn );
nkeynes@417
  1198
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1199
:}
nkeynes@359
  1200
MOV.B @(R0, Rm), Rn {:  
nkeynes@671
  1201
    COUNT_INST(I_MOVB);
nkeynes@359
  1202
    load_reg( R_EAX, 0 );
nkeynes@359
  1203
    load_reg( R_ECX, Rm );
nkeynes@586
  1204
    ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
  1205
    MMU_TRANSLATE_READ( R_EAX )
nkeynes@586
  1206
    MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@359
  1207
    store_reg( R_EAX, Rn );
nkeynes@417
  1208
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1209
:}
nkeynes@359
  1210
MOV.B @(disp, GBR), R0 {:  
nkeynes@671
  1211
    COUNT_INST(I_MOVB);
nkeynes@586
  1212
    load_spreg( R_EAX, R_GBR );
nkeynes@586
  1213
    ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  1214
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1215
    MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@359
  1216
    store_reg( R_EAX, 0 );
nkeynes@417
  1217
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1218
:}
nkeynes@359
  1219
MOV.B @(disp, Rm), R0 {:  
nkeynes@671
  1220
    COUNT_INST(I_MOVB);
nkeynes@586
  1221
    load_reg( R_EAX, Rm );
nkeynes@586
  1222
    ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  1223
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1224
    MEM_READ_BYTE( R_EAX, R_EAX );
nkeynes@359
  1225
    store_reg( R_EAX, 0 );
nkeynes@417
  1226
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1227
:}
nkeynes@374
  1228
MOV.L Rm, @Rn {:
nkeynes@671
  1229
    COUNT_INST(I_MOVL);
nkeynes@586
  1230
    load_reg( R_EAX, Rn );
nkeynes@586
  1231
    check_walign32(R_EAX);
nkeynes@586
  1232
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1233
    load_reg( R_EDX, Rm );
nkeynes@586
  1234
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1235
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1236
:}
nkeynes@361
  1237
MOV.L Rm, @-Rn {:  
nkeynes@671
  1238
    COUNT_INST(I_MOVL);
nkeynes@586
  1239
    load_reg( R_EAX, Rn );
nkeynes@586
  1240
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  1241
    check_walign32( R_EAX );
nkeynes@586
  1242
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1243
    load_reg( R_EDX, Rm );
nkeynes@586
  1244
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  1245
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1246
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1247
:}
nkeynes@361
  1248
MOV.L Rm, @(R0, Rn) {:  
nkeynes@671
  1249
    COUNT_INST(I_MOVL);
nkeynes@361
  1250
    load_reg( R_EAX, 0 );
nkeynes@361
  1251
    load_reg( R_ECX, Rn );
nkeynes@586
  1252
    ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
  1253
    check_walign32( R_EAX );
nkeynes@586
  1254
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1255
    load_reg( R_EDX, Rm );
nkeynes@586
  1256
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1257
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1258
:}
nkeynes@361
  1259
MOV.L R0, @(disp, GBR) {:  
nkeynes@671
  1260
    COUNT_INST(I_MOVL);
nkeynes@586
  1261
    load_spreg( R_EAX, R_GBR );
nkeynes@586
  1262
    ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  1263
    check_walign32( R_EAX );
nkeynes@586
  1264
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1265
    load_reg( R_EDX, 0 );
nkeynes@586
  1266
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1267
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1268
:}
nkeynes@361
  1269
MOV.L Rm, @(disp, Rn) {:  
nkeynes@671
  1270
    COUNT_INST(I_MOVL);
nkeynes@586
  1271
    load_reg( R_EAX, Rn );
nkeynes@586
  1272
    ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  1273
    check_walign32( R_EAX );
nkeynes@586
  1274
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1275
    load_reg( R_EDX, Rm );
nkeynes@586
  1276
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1277
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1278
:}
nkeynes@361
  1279
MOV.L @Rm, Rn {:  
nkeynes@671
  1280
    COUNT_INST(I_MOVL);
nkeynes@586
  1281
    load_reg( R_EAX, Rm );
nkeynes@586
  1282
    check_ralign32( R_EAX );
nkeynes@586
  1283
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1284
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@361
  1285
    store_reg( R_EAX, Rn );
nkeynes@417
  1286
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1287
:}
nkeynes@361
  1288
MOV.L @Rm+, Rn {:  
nkeynes@671
  1289
    COUNT_INST(I_MOVL);
nkeynes@361
  1290
    load_reg( R_EAX, Rm );
nkeynes@382
  1291
    check_ralign32( R_EAX );
nkeynes@586
  1292
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1293
    ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  1294
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@361
  1295
    store_reg( R_EAX, Rn );
nkeynes@417
  1296
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1297
:}
nkeynes@361
  1298
MOV.L @(R0, Rm), Rn {:  
nkeynes@671
  1299
    COUNT_INST(I_MOVL);
nkeynes@361
  1300
    load_reg( R_EAX, 0 );
nkeynes@361
  1301
    load_reg( R_ECX, Rm );
nkeynes@586
  1302
    ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
  1303
    check_ralign32( R_EAX );
nkeynes@586
  1304
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1305
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@361
  1306
    store_reg( R_EAX, Rn );
nkeynes@417
  1307
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1308
:}
nkeynes@361
  1309
MOV.L @(disp, GBR), R0 {:
nkeynes@671
  1310
    COUNT_INST(I_MOVL);
nkeynes@586
  1311
    load_spreg( R_EAX, R_GBR );
nkeynes@586
  1312
    ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  1313
    check_ralign32( R_EAX );
nkeynes@586
  1314
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1315
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@361
  1316
    store_reg( R_EAX, 0 );
nkeynes@417
  1317
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1318
:}
nkeynes@361
  1319
MOV.L @(disp, PC), Rn {:  
nkeynes@671
  1320
    COUNT_INST(I_MOVLPC);
nkeynes@374
  1321
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1322
	SLOTILLEGAL();
nkeynes@374
  1323
    } else {
nkeynes@388
  1324
	uint32_t target = (pc & 0xFFFFFFFC) + disp + 4;
nkeynes@586
  1325
	if( IS_IN_ICACHE(target) ) {
nkeynes@586
  1326
	    // If the target address is in the same page as the code, it's
nkeynes@586
  1327
	    // pretty safe to just ref it directly and circumvent the whole
nkeynes@586
  1328
	    // memory subsystem. (this is a big performance win)
nkeynes@586
  1329
nkeynes@586
  1330
	    // FIXME: There's a corner-case that's not handled here when
nkeynes@586
  1331
	    // the current code-page is in the ITLB but not in the UTLB.
nkeynes@586
  1332
	    // (should generate a TLB miss although need to test SH4 
nkeynes@586
  1333
	    // behaviour to confirm) Unlikely to be anyone depending on this
nkeynes@586
  1334
	    // behaviour though.
nkeynes@586
  1335
	    sh4ptr_t ptr = GET_ICACHE_PTR(target);
nkeynes@527
  1336
	    MOV_moff32_EAX( ptr );
nkeynes@388
  1337
	} else {
nkeynes@586
  1338
	    // Note: we use sh4r.pc for the calc as we could be running at a
nkeynes@586
  1339
	    // different virtual address than the translation was done with,
nkeynes@586
  1340
	    // but we can safely assume that the low bits are the same.
nkeynes@586
  1341
	    load_imm32( R_EAX, (pc-sh4_x86.block_start_pc) + disp + 4 - (pc&0x03) );
nkeynes@586
  1342
	    ADD_sh4r_r32( R_PC, R_EAX );
nkeynes@586
  1343
	    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1344
	    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@586
  1345
	    sh4_x86.tstate = TSTATE_NONE;
nkeynes@388
  1346
	}
nkeynes@382
  1347
	store_reg( R_EAX, Rn );
nkeynes@374
  1348
    }
nkeynes@361
  1349
:}
nkeynes@361
  1350
MOV.L @(disp, Rm), Rn {:  
nkeynes@671
  1351
    COUNT_INST(I_MOVL);
nkeynes@586
  1352
    load_reg( R_EAX, Rm );
nkeynes@586
  1353
    ADD_imm8s_r32( disp, R_EAX );
nkeynes@586
  1354
    check_ralign32( R_EAX );
nkeynes@586
  1355
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1356
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@361
  1357
    store_reg( R_EAX, Rn );
nkeynes@417
  1358
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1359
:}
nkeynes@361
  1360
MOV.W Rm, @Rn {:  
nkeynes@671
  1361
    COUNT_INST(I_MOVW);
nkeynes@586
  1362
    load_reg( R_EAX, Rn );
nkeynes@586
  1363
    check_walign16( R_EAX );
nkeynes@586
  1364
    MMU_TRANSLATE_WRITE( R_EAX )
nkeynes@586
  1365
    load_reg( R_EDX, Rm );
nkeynes@586
  1366
    MEM_WRITE_WORD( R_EAX, R_EDX );
nkeynes@417
  1367
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1368
:}
nkeynes@361
  1369
MOV.W Rm, @-Rn {:  
nkeynes@671
  1370
    COUNT_INST(I_MOVW);
nkeynes@586
  1371
    load_reg( R_EAX, Rn );
nkeynes@586
  1372
    ADD_imm8s_r32( -2, R_EAX );
nkeynes@586
  1373
    check_walign16( R_EAX );
nkeynes@586
  1374
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1375
    load_reg( R_EDX, Rm );
nkeynes@586
  1376
    ADD_imm8s_sh4r( -2, REG_OFFSET(r[Rn]) );
nkeynes@586
  1377
    MEM_WRITE_WORD( R_EAX, R_EDX );
nkeynes@417
  1378
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1379
:}
nkeynes@361
  1380
MOV.W Rm, @(R0, Rn) {:  
nkeynes@671
  1381
    COUNT_INST(I_MOVW);
nkeynes@361
  1382
    load_reg( R_EAX, 0 );
nkeynes@361
  1383
    load_reg( R_ECX, Rn );
nkeynes@586
  1384
    ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
  1385
    check_walign16( R_EAX );
nkeynes@586
  1386
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1387
    load_reg( R_EDX, Rm );
nkeynes@586
  1388
    MEM_WRITE_WORD( R_EAX, R_EDX );
nkeynes@417
  1389
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1390
:}
nkeynes@361
  1391
MOV.W R0, @(disp, GBR) {:  
nkeynes@671
  1392
    COUNT_INST(I_MOVW);
nkeynes@586
  1393
    load_spreg( R_EAX, R_GBR );
nkeynes@586
  1394
    ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  1395
    check_walign16( R_EAX );
nkeynes@586
  1396
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1397
    load_reg( R_EDX, 0 );
nkeynes@586
  1398
    MEM_WRITE_WORD( R_EAX, R_EDX );
nkeynes@417
  1399
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1400
:}
nkeynes@361
  1401
MOV.W R0, @(disp, Rn) {:  
nkeynes@671
  1402
    COUNT_INST(I_MOVW);
nkeynes@586
  1403
    load_reg( R_EAX, Rn );
nkeynes@586
  1404
    ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  1405
    check_walign16( R_EAX );
nkeynes@586
  1406
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1407
    load_reg( R_EDX, 0 );
nkeynes@586
  1408
    MEM_WRITE_WORD( R_EAX, R_EDX );
nkeynes@417
  1409
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1410
:}
nkeynes@361
  1411
MOV.W @Rm, Rn {:  
nkeynes@671
  1412
    COUNT_INST(I_MOVW);
nkeynes@586
  1413
    load_reg( R_EAX, Rm );
nkeynes@586
  1414
    check_ralign16( R_EAX );
nkeynes@586
  1415
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1416
    MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@361
  1417
    store_reg( R_EAX, Rn );
nkeynes@417
  1418
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1419
:}
nkeynes@361
  1420
MOV.W @Rm+, Rn {:  
nkeynes@671
  1421
    COUNT_INST(I_MOVW);
nkeynes@361
  1422
    load_reg( R_EAX, Rm );
nkeynes@374
  1423
    check_ralign16( R_EAX );
nkeynes@586
  1424
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1425
    ADD_imm8s_sh4r( 2, REG_OFFSET(r[Rm]) );
nkeynes@586
  1426
    MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@361
  1427
    store_reg( R_EAX, Rn );
nkeynes@417
  1428
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1429
:}
nkeynes@361
  1430
MOV.W @(R0, Rm), Rn {:  
nkeynes@671
  1431
    COUNT_INST(I_MOVW);
nkeynes@361
  1432
    load_reg( R_EAX, 0 );
nkeynes@361
  1433
    load_reg( R_ECX, Rm );
nkeynes@586
  1434
    ADD_r32_r32( R_ECX, R_EAX );
nkeynes@586
  1435
    check_ralign16( R_EAX );
nkeynes@586
  1436
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1437
    MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@361
  1438
    store_reg( R_EAX, Rn );
nkeynes@417
  1439
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1440
:}
nkeynes@361
  1441
MOV.W @(disp, GBR), R0 {:  
nkeynes@671
  1442
    COUNT_INST(I_MOVW);
nkeynes@586
  1443
    load_spreg( R_EAX, R_GBR );
nkeynes@586
  1444
    ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  1445
    check_ralign16( R_EAX );
nkeynes@586
  1446
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1447
    MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@361
  1448
    store_reg( R_EAX, 0 );
nkeynes@417
  1449
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1450
:}
nkeynes@361
  1451
MOV.W @(disp, PC), Rn {:  
nkeynes@671
  1452
    COUNT_INST(I_MOVW);
nkeynes@374
  1453
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1454
	SLOTILLEGAL();
nkeynes@374
  1455
    } else {
nkeynes@586
  1456
	// See comments for MOV.L @(disp, PC), Rn
nkeynes@586
  1457
	uint32_t target = pc + disp + 4;
nkeynes@586
  1458
	if( IS_IN_ICACHE(target) ) {
nkeynes@586
  1459
	    sh4ptr_t ptr = GET_ICACHE_PTR(target);
nkeynes@586
  1460
	    MOV_moff32_EAX( ptr );
nkeynes@586
  1461
	    MOVSX_r16_r32( R_EAX, R_EAX );
nkeynes@586
  1462
	} else {
nkeynes@586
  1463
	    load_imm32( R_EAX, (pc - sh4_x86.block_start_pc) + disp + 4 );
nkeynes@586
  1464
	    ADD_sh4r_r32( R_PC, R_EAX );
nkeynes@586
  1465
	    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1466
	    MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@586
  1467
	    sh4_x86.tstate = TSTATE_NONE;
nkeynes@586
  1468
	}
nkeynes@374
  1469
	store_reg( R_EAX, Rn );
nkeynes@374
  1470
    }
nkeynes@361
  1471
:}
nkeynes@361
  1472
MOV.W @(disp, Rm), R0 {:  
nkeynes@671
  1473
    COUNT_INST(I_MOVW);
nkeynes@586
  1474
    load_reg( R_EAX, Rm );
nkeynes@586
  1475
    ADD_imm32_r32( disp, R_EAX );
nkeynes@586
  1476
    check_ralign16( R_EAX );
nkeynes@586
  1477
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  1478
    MEM_READ_WORD( R_EAX, R_EAX );
nkeynes@361
  1479
    store_reg( R_EAX, 0 );
nkeynes@417
  1480
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1481
:}
nkeynes@361
  1482
MOVA @(disp, PC), R0 {:  
nkeynes@671
  1483
    COUNT_INST(I_MOVA);
nkeynes@374
  1484
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1485
	SLOTILLEGAL();
nkeynes@374
  1486
    } else {
nkeynes@586
  1487
	load_imm32( R_ECX, (pc - sh4_x86.block_start_pc) + disp + 4 - (pc&0x03) );
nkeynes@586
  1488
	ADD_sh4r_r32( R_PC, R_ECX );
nkeynes@374
  1489
	store_reg( R_ECX, 0 );
nkeynes@586
  1490
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
  1491
    }
nkeynes@361
  1492
:}
nkeynes@361
  1493
MOVCA.L R0, @Rn {:  
nkeynes@671
  1494
    COUNT_INST(I_MOVCA);
nkeynes@586
  1495
    load_reg( R_EAX, Rn );
nkeynes@586
  1496
    check_walign32( R_EAX );
nkeynes@586
  1497
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  1498
    load_reg( R_EDX, 0 );
nkeynes@586
  1499
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  1500
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@361
  1501
:}
nkeynes@359
  1502
nkeynes@359
  1503
/* Control transfer instructions */
nkeynes@374
  1504
BF disp {:
nkeynes@671
  1505
    COUNT_INST(I_BF);
nkeynes@374
  1506
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1507
	SLOTILLEGAL();
nkeynes@374
  1508
    } else {
nkeynes@586
  1509
	sh4vma_t target = disp + pc + 4;
nkeynes@669
  1510
	JT_rel8( nottaken );
nkeynes@586
  1511
	exit_block_rel(target, pc+2 );
nkeynes@380
  1512
	JMP_TARGET(nottaken);
nkeynes@408
  1513
	return 2;
nkeynes@374
  1514
    }
nkeynes@374
  1515
:}
nkeynes@374
  1516
BF/S disp {:
nkeynes@671
  1517
    COUNT_INST(I_BFS);
nkeynes@374
  1518
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1519
	SLOTILLEGAL();
nkeynes@374
  1520
    } else {
nkeynes@590
  1521
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@601
  1522
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  1523
	    load_imm32( R_EAX, pc + 4 - sh4_x86.block_start_pc );
nkeynes@669
  1524
	    JT_rel8(nottaken);
nkeynes@601
  1525
	    ADD_imm32_r32( disp, R_EAX );
nkeynes@601
  1526
	    JMP_TARGET(nottaken);
nkeynes@601
  1527
	    ADD_sh4r_r32( R_PC, R_EAX );
nkeynes@601
  1528
	    store_spreg( R_EAX, R_NEW_PC );
nkeynes@601
  1529
	    exit_block_emu(pc+2);
nkeynes@601
  1530
	    sh4_x86.branch_taken = TRUE;
nkeynes@601
  1531
	    return 2;
nkeynes@601
  1532
	} else {
nkeynes@601
  1533
	    if( sh4_x86.tstate == TSTATE_NONE ) {
nkeynes@601
  1534
		CMP_imm8s_sh4r( 1, R_T );
nkeynes@601
  1535
		sh4_x86.tstate = TSTATE_E;
nkeynes@601
  1536
	    }
nkeynes@601
  1537
	    sh4vma_t target = disp + pc + 4;
nkeynes@601
  1538
	    OP(0x0F); OP(0x80+sh4_x86.tstate); uint32_t *patch = (uint32_t *)xlat_output; OP32(0); // JT rel32
nkeynes@879
  1539
	    int save_tstate = sh4_x86.tstate;
nkeynes@601
  1540
	    sh4_translate_instruction(pc+2);
nkeynes@601
  1541
	    exit_block_rel( target, pc+4 );
nkeynes@601
  1542
	    
nkeynes@601
  1543
	    // not taken
nkeynes@601
  1544
	    *patch = (xlat_output - ((uint8_t *)patch)) - 4;
nkeynes@879
  1545
	    sh4_x86.tstate = save_tstate;
nkeynes@601
  1546
	    sh4_translate_instruction(pc+2);
nkeynes@601
  1547
	    return 4;
nkeynes@417
  1548
	}
nkeynes@374
  1549
    }
nkeynes@374
  1550
:}
nkeynes@374
  1551
BRA disp {:  
nkeynes@671
  1552
    COUNT_INST(I_BRA);
nkeynes@374
  1553
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1554
	SLOTILLEGAL();
nkeynes@374
  1555
    } else {
nkeynes@590
  1556
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  1557
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  1558
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  1559
	    load_spreg( R_EAX, R_PC );
nkeynes@601
  1560
	    ADD_imm32_r32( pc + disp + 4 - sh4_x86.block_start_pc, R_EAX );
nkeynes@601
  1561
	    store_spreg( R_EAX, R_NEW_PC );
nkeynes@601
  1562
	    exit_block_emu(pc+2);
nkeynes@601
  1563
	    return 2;
nkeynes@601
  1564
	} else {
nkeynes@601
  1565
	    sh4_translate_instruction( pc + 2 );
nkeynes@601
  1566
	    exit_block_rel( disp + pc + 4, pc+4 );
nkeynes@601
  1567
	    return 4;
nkeynes@601
  1568
	}
nkeynes@374
  1569
    }
nkeynes@374
  1570
:}
nkeynes@374
  1571
BRAF Rn {:  
nkeynes@671
  1572
    COUNT_INST(I_BRAF);
nkeynes@374
  1573
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1574
	SLOTILLEGAL();
nkeynes@374
  1575
    } else {
nkeynes@590
  1576
	load_spreg( R_EAX, R_PC );
nkeynes@590
  1577
	ADD_imm32_r32( pc + 4 - sh4_x86.block_start_pc, R_EAX );
nkeynes@590
  1578
	ADD_sh4r_r32( REG_OFFSET(r[Rn]), R_EAX );
nkeynes@590
  1579
	store_spreg( R_EAX, R_NEW_PC );
nkeynes@590
  1580
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@417
  1581
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@409
  1582
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  1583
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  1584
	    exit_block_emu(pc+2);
nkeynes@601
  1585
	    return 2;
nkeynes@601
  1586
	} else {
nkeynes@601
  1587
	    sh4_translate_instruction( pc + 2 );
nkeynes@601
  1588
	    exit_block_newpcset(pc+2);
nkeynes@601
  1589
	    return 4;
nkeynes@601
  1590
	}
nkeynes@374
  1591
    }
nkeynes@374
  1592
:}
nkeynes@374
  1593
BSR disp {:  
nkeynes@671
  1594
    COUNT_INST(I_BSR);
nkeynes@374
  1595
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1596
	SLOTILLEGAL();
nkeynes@374
  1597
    } else {
nkeynes@590
  1598
	load_spreg( R_EAX, R_PC );
nkeynes@590
  1599
	ADD_imm32_r32( pc + 4 - sh4_x86.block_start_pc, R_EAX );
nkeynes@374
  1600
	store_spreg( R_EAX, R_PR );
nkeynes@590
  1601
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  1602
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  1603
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@601
  1604
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  1605
	    ADD_imm32_r32( disp, R_EAX );
nkeynes@601
  1606
	    store_spreg( R_EAX, R_NEW_PC );
nkeynes@601
  1607
	    exit_block_emu(pc+2);
nkeynes@601
  1608
	    return 2;
nkeynes@601
  1609
	} else {
nkeynes@601
  1610
	    sh4_translate_instruction( pc + 2 );
nkeynes@601
  1611
	    exit_block_rel( disp + pc + 4, pc+4 );
nkeynes@601
  1612
	    return 4;
nkeynes@601
  1613
	}
nkeynes@374
  1614
    }
nkeynes@374
  1615
:}
nkeynes@374
  1616
BSRF Rn {:  
nkeynes@671
  1617
    COUNT_INST(I_BSRF);
nkeynes@374
  1618
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1619
	SLOTILLEGAL();
nkeynes@374
  1620
    } else {
nkeynes@590
  1621
	load_spreg( R_EAX, R_PC );
nkeynes@590
  1622
	ADD_imm32_r32( pc + 4 - sh4_x86.block_start_pc, R_EAX );
nkeynes@590
  1623
	store_spreg( R_EAX, R_PR );
nkeynes@590
  1624
	ADD_sh4r_r32( REG_OFFSET(r[Rn]), R_EAX );
nkeynes@590
  1625
	store_spreg( R_EAX, R_NEW_PC );
nkeynes@590
  1626
nkeynes@601
  1627
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@417
  1628
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@409
  1629
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  1630
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  1631
	    exit_block_emu(pc+2);
nkeynes@601
  1632
	    return 2;
nkeynes@601
  1633
	} else {
nkeynes@601
  1634
	    sh4_translate_instruction( pc + 2 );
nkeynes@601
  1635
	    exit_block_newpcset(pc+2);
nkeynes@601
  1636
	    return 4;
nkeynes@601
  1637
	}
nkeynes@374
  1638
    }
nkeynes@374
  1639
:}
nkeynes@374
  1640
BT disp {:
nkeynes@671
  1641
    COUNT_INST(I_BT);
nkeynes@374
  1642
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1643
	SLOTILLEGAL();
nkeynes@374
  1644
    } else {
nkeynes@586
  1645
	sh4vma_t target = disp + pc + 4;
nkeynes@669
  1646
	JF_rel8( nottaken );
nkeynes@586
  1647
	exit_block_rel(target, pc+2 );
nkeynes@380
  1648
	JMP_TARGET(nottaken);
nkeynes@408
  1649
	return 2;
nkeynes@374
  1650
    }
nkeynes@374
  1651
:}
nkeynes@374
  1652
BT/S disp {:
nkeynes@671
  1653
    COUNT_INST(I_BTS);
nkeynes@374
  1654
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1655
	SLOTILLEGAL();
nkeynes@374
  1656
    } else {
nkeynes@590
  1657
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@601
  1658
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  1659
	    load_imm32( R_EAX, pc + 4 - sh4_x86.block_start_pc );
nkeynes@669
  1660
	    JF_rel8(nottaken);
nkeynes@601
  1661
	    ADD_imm32_r32( disp, R_EAX );
nkeynes@601
  1662
	    JMP_TARGET(nottaken);
nkeynes@601
  1663
	    ADD_sh4r_r32( R_PC, R_EAX );
nkeynes@601
  1664
	    store_spreg( R_EAX, R_NEW_PC );
nkeynes@601
  1665
	    exit_block_emu(pc+2);
nkeynes@601
  1666
	    sh4_x86.branch_taken = TRUE;
nkeynes@601
  1667
	    return 2;
nkeynes@601
  1668
	} else {
nkeynes@601
  1669
	    if( sh4_x86.tstate == TSTATE_NONE ) {
nkeynes@601
  1670
		CMP_imm8s_sh4r( 1, R_T );
nkeynes@601
  1671
		sh4_x86.tstate = TSTATE_E;
nkeynes@601
  1672
	    }
nkeynes@601
  1673
	    OP(0x0F); OP(0x80+(sh4_x86.tstate^1)); uint32_t *patch = (uint32_t *)xlat_output; OP32(0); // JF rel32
nkeynes@879
  1674
	    int save_tstate = sh4_x86.tstate;
nkeynes@601
  1675
	    sh4_translate_instruction(pc+2);
nkeynes@601
  1676
	    exit_block_rel( disp + pc + 4, pc+4 );
nkeynes@601
  1677
	    // not taken
nkeynes@601
  1678
	    *patch = (xlat_output - ((uint8_t *)patch)) - 4;
nkeynes@879
  1679
	    sh4_x86.tstate = save_tstate;
nkeynes@601
  1680
	    sh4_translate_instruction(pc+2);
nkeynes@601
  1681
	    return 4;
nkeynes@417
  1682
	}
nkeynes@374
  1683
    }
nkeynes@374
  1684
:}
nkeynes@374
  1685
JMP @Rn {:  
nkeynes@671
  1686
    COUNT_INST(I_JMP);
nkeynes@374
  1687
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1688
	SLOTILLEGAL();
nkeynes@374
  1689
    } else {
nkeynes@408
  1690
	load_reg( R_ECX, Rn );
nkeynes@590
  1691
	store_spreg( R_ECX, R_NEW_PC );
nkeynes@590
  1692
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  1693
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  1694
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  1695
	    exit_block_emu(pc+2);
nkeynes@601
  1696
	    return 2;
nkeynes@601
  1697
	} else {
nkeynes@601
  1698
	    sh4_translate_instruction(pc+2);
nkeynes@601
  1699
	    exit_block_newpcset(pc+2);
nkeynes@601
  1700
	    return 4;
nkeynes@601
  1701
	}
nkeynes@374
  1702
    }
nkeynes@374
  1703
:}
nkeynes@374
  1704
JSR @Rn {:  
nkeynes@671
  1705
    COUNT_INST(I_JSR);
nkeynes@374
  1706
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1707
	SLOTILLEGAL();
nkeynes@374
  1708
    } else {
nkeynes@590
  1709
	load_spreg( R_EAX, R_PC );
nkeynes@590
  1710
	ADD_imm32_r32( pc + 4 - sh4_x86.block_start_pc, R_EAX );
nkeynes@374
  1711
	store_spreg( R_EAX, R_PR );
nkeynes@408
  1712
	load_reg( R_ECX, Rn );
nkeynes@590
  1713
	store_spreg( R_ECX, R_NEW_PC );
nkeynes@601
  1714
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  1715
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  1716
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@601
  1717
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  1718
	    exit_block_emu(pc+2);
nkeynes@601
  1719
	    return 2;
nkeynes@601
  1720
	} else {
nkeynes@601
  1721
	    sh4_translate_instruction(pc+2);
nkeynes@601
  1722
	    exit_block_newpcset(pc+2);
nkeynes@601
  1723
	    return 4;
nkeynes@601
  1724
	}
nkeynes@374
  1725
    }
nkeynes@374
  1726
:}
nkeynes@374
  1727
RTE {:  
nkeynes@671
  1728
    COUNT_INST(I_RTE);
nkeynes@374
  1729
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1730
	SLOTILLEGAL();
nkeynes@374
  1731
    } else {
nkeynes@408
  1732
	check_priv();
nkeynes@408
  1733
	load_spreg( R_ECX, R_SPC );
nkeynes@590
  1734
	store_spreg( R_ECX, R_NEW_PC );
nkeynes@374
  1735
	load_spreg( R_EAX, R_SSR );
nkeynes@374
  1736
	call_func1( sh4_write_sr, R_EAX );
nkeynes@590
  1737
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@377
  1738
	sh4_x86.priv_checked = FALSE;
nkeynes@377
  1739
	sh4_x86.fpuen_checked = FALSE;
nkeynes@417
  1740
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@409
  1741
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  1742
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  1743
	    exit_block_emu(pc+2);
nkeynes@601
  1744
	    return 2;
nkeynes@601
  1745
	} else {
nkeynes@601
  1746
	    sh4_translate_instruction(pc+2);
nkeynes@601
  1747
	    exit_block_newpcset(pc+2);
nkeynes@601
  1748
	    return 4;
nkeynes@601
  1749
	}
nkeynes@374
  1750
    }
nkeynes@374
  1751
:}
nkeynes@374
  1752
RTS {:  
nkeynes@671
  1753
    COUNT_INST(I_RTS);
nkeynes@374
  1754
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1755
	SLOTILLEGAL();
nkeynes@374
  1756
    } else {
nkeynes@408
  1757
	load_spreg( R_ECX, R_PR );
nkeynes@590
  1758
	store_spreg( R_ECX, R_NEW_PC );
nkeynes@590
  1759
	sh4_x86.in_delay_slot = DELAY_PC;
nkeynes@409
  1760
	sh4_x86.branch_taken = TRUE;
nkeynes@601
  1761
	if( UNTRANSLATABLE(pc+2) ) {
nkeynes@601
  1762
	    exit_block_emu(pc+2);
nkeynes@601
  1763
	    return 2;
nkeynes@601
  1764
	} else {
nkeynes@601
  1765
	    sh4_translate_instruction(pc+2);
nkeynes@601
  1766
	    exit_block_newpcset(pc+2);
nkeynes@601
  1767
	    return 4;
nkeynes@601
  1768
	}
nkeynes@374
  1769
    }
nkeynes@374
  1770
:}
nkeynes@374
  1771
TRAPA #imm {:  
nkeynes@671
  1772
    COUNT_INST(I_TRAPA);
nkeynes@374
  1773
    if( sh4_x86.in_delay_slot ) {
nkeynes@374
  1774
	SLOTILLEGAL();
nkeynes@374
  1775
    } else {
nkeynes@590
  1776
	load_imm32( R_ECX, pc+2 - sh4_x86.block_start_pc );   // 5
nkeynes@590
  1777
	ADD_r32_sh4r( R_ECX, R_PC );
nkeynes@527
  1778
	load_imm32( R_EAX, imm );
nkeynes@527
  1779
	call_func1( sh4_raise_trap, R_EAX );
nkeynes@417
  1780
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@408
  1781
	exit_block_pcset(pc);
nkeynes@409
  1782
	sh4_x86.branch_taken = TRUE;
nkeynes@408
  1783
	return 2;
nkeynes@374
  1784
    }
nkeynes@374
  1785
:}
nkeynes@374
  1786
UNDEF {:  
nkeynes@671
  1787
    COUNT_INST(I_UNDEF);
nkeynes@374
  1788
    if( sh4_x86.in_delay_slot ) {
nkeynes@382
  1789
	SLOTILLEGAL();
nkeynes@374
  1790
    } else {
nkeynes@586
  1791
	JMP_exc(EXC_ILLEGAL);
nkeynes@408
  1792
	return 2;
nkeynes@374
  1793
    }
nkeynes@368
  1794
:}
nkeynes@374
  1795
nkeynes@374
  1796
CLRMAC {:  
nkeynes@671
  1797
    COUNT_INST(I_CLRMAC);
nkeynes@374
  1798
    XOR_r32_r32(R_EAX, R_EAX);
nkeynes@374
  1799
    store_spreg( R_EAX, R_MACL );
nkeynes@374
  1800
    store_spreg( R_EAX, R_MACH );
nkeynes@417
  1801
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@368
  1802
:}
nkeynes@374
  1803
CLRS {:
nkeynes@671
  1804
    COUNT_INST(I_CLRS);
nkeynes@374
  1805
    CLC();
nkeynes@374
  1806
    SETC_sh4r(R_S);
nkeynes@872
  1807
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@368
  1808
:}
nkeynes@374
  1809
CLRT {:  
nkeynes@671
  1810
    COUNT_INST(I_CLRT);
nkeynes@374
  1811
    CLC();
nkeynes@374
  1812
    SETC_t();
nkeynes@417
  1813
    sh4_x86.tstate = TSTATE_C;
nkeynes@359
  1814
:}
nkeynes@374
  1815
SETS {:  
nkeynes@671
  1816
    COUNT_INST(I_SETS);
nkeynes@374
  1817
    STC();
nkeynes@374
  1818
    SETC_sh4r(R_S);
nkeynes@872
  1819
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  1820
:}
nkeynes@374
  1821
SETT {:  
nkeynes@671
  1822
    COUNT_INST(I_SETT);
nkeynes@374
  1823
    STC();
nkeynes@374
  1824
    SETC_t();
nkeynes@417
  1825
    sh4_x86.tstate = TSTATE_C;
nkeynes@374
  1826
:}
nkeynes@359
  1827
nkeynes@375
  1828
/* Floating point moves */
nkeynes@375
  1829
FMOV FRm, FRn {:  
nkeynes@671
  1830
    COUNT_INST(I_FMOV1);
nkeynes@377
  1831
    check_fpuen();
nkeynes@901
  1832
    if( sh4_x86.double_size ) {
nkeynes@901
  1833
        load_dr0( R_EAX, FRm );
nkeynes@901
  1834
        load_dr1( R_ECX, FRm );
nkeynes@901
  1835
        store_dr0( R_EAX, FRn );
nkeynes@901
  1836
        store_dr1( R_ECX, FRn );
nkeynes@901
  1837
    } else {
nkeynes@901
  1838
        load_fr( R_EAX, FRm ); // SZ=0 branch
nkeynes@901
  1839
        store_fr( R_EAX, FRn );
nkeynes@901
  1840
    }
nkeynes@375
  1841
:}
nkeynes@416
  1842
FMOV FRm, @Rn {: 
nkeynes@671
  1843
    COUNT_INST(I_FMOV2);
nkeynes@586
  1844
    check_fpuen();
nkeynes@586
  1845
    load_reg( R_EAX, Rn );
nkeynes@901
  1846
    if( sh4_x86.double_size ) {
nkeynes@901
  1847
        check_walign64( R_EAX );
nkeynes@901
  1848
        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@905
  1849
        load_dr0( R_EDX, FRm );
nkeynes@905
  1850
        load_dr1( R_ECX, FRm );
nkeynes@905
  1851
        MEM_WRITE_DOUBLE( R_EAX, R_EDX, R_ECX );
nkeynes@901
  1852
    } else {
nkeynes@901
  1853
        check_walign32( R_EAX );
nkeynes@901
  1854
        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@905
  1855
        load_fr( R_EDX, FRm );
nkeynes@905
  1856
        MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@901
  1857
    }
nkeynes@417
  1858
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@375
  1859
:}
nkeynes@375
  1860
FMOV @Rm, FRn {:  
nkeynes@671
  1861
    COUNT_INST(I_FMOV5);
nkeynes@586
  1862
    check_fpuen();
nkeynes@586
  1863
    load_reg( R_EAX, Rm );
nkeynes@901
  1864
    if( sh4_x86.double_size ) {
nkeynes@901
  1865
        check_ralign64( R_EAX );
nkeynes@901
  1866
        MMU_TRANSLATE_READ( R_EAX );
nkeynes@905
  1867
        MEM_READ_DOUBLE( R_EAX, R_EDX, R_EAX );
nkeynes@905
  1868
        store_dr0( R_EDX, FRn );
nkeynes@901
  1869
        store_dr1( R_EAX, FRn );    
nkeynes@901
  1870
    } else {
nkeynes@901
  1871
        check_ralign32( R_EAX );
nkeynes@901
  1872
        MMU_TRANSLATE_READ( R_EAX );
nkeynes@901
  1873
        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@901
  1874
        store_fr( R_EAX, FRn );
nkeynes@901
  1875
    }
nkeynes@417
  1876
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@375
  1877
:}
nkeynes@377
  1878
FMOV FRm, @-Rn {:  
nkeynes@671
  1879
    COUNT_INST(I_FMOV3);
nkeynes@586
  1880
    check_fpuen();
nkeynes@586
  1881
    load_reg( R_EAX, Rn );
nkeynes@901
  1882
    if( sh4_x86.double_size ) {
nkeynes@901
  1883
        check_walign64( R_EAX );
nkeynes@901
  1884
        ADD_imm8s_r32(-8,R_EAX);
nkeynes@901
  1885
        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@905
  1886
        load_dr0( R_EDX, FRm );
nkeynes@905
  1887
        load_dr1( R_ECX, FRm );
nkeynes@901
  1888
        ADD_imm8s_sh4r(-8,REG_OFFSET(r[Rn]));
nkeynes@905
  1889
        MEM_WRITE_DOUBLE( R_EAX, R_EDX, R_ECX );
nkeynes@901
  1890
    } else {
nkeynes@901
  1891
        check_walign32( R_EAX );
nkeynes@901
  1892
        ADD_imm8s_r32( -4, R_EAX );
nkeynes@901
  1893
        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@905
  1894
        load_fr( R_EDX, FRm );
nkeynes@901
  1895
        ADD_imm8s_sh4r(-4,REG_OFFSET(r[Rn]));
nkeynes@905
  1896
        MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@901
  1897
    }
nkeynes@417
  1898
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  1899
:}
nkeynes@416
  1900
FMOV @Rm+, FRn {:
nkeynes@671
  1901
    COUNT_INST(I_FMOV6);
nkeynes@586
  1902
    check_fpuen();
nkeynes@586
  1903
    load_reg( R_EAX, Rm );
nkeynes@901
  1904
    if( sh4_x86.double_size ) {
nkeynes@901
  1905
        check_ralign64( R_EAX );
nkeynes@901
  1906
        MMU_TRANSLATE_READ( R_EAX );
nkeynes@901
  1907
        ADD_imm8s_sh4r( 8, REG_OFFSET(r[Rm]) );
nkeynes@905
  1908
        MEM_READ_DOUBLE( R_EAX, R_EDX, R_EAX );
nkeynes@905
  1909
        store_dr0( R_EDX, FRn );
nkeynes@901
  1910
        store_dr1( R_EAX, FRn );
nkeynes@901
  1911
    } else {
nkeynes@901
  1912
        check_ralign32( R_EAX );
nkeynes@901
  1913
        MMU_TRANSLATE_READ( R_EAX );
nkeynes@901
  1914
        ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@901
  1915
        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@901
  1916
        store_fr( R_EAX, FRn );
nkeynes@901
  1917
    }
nkeynes@417
  1918
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  1919
:}
nkeynes@377
  1920
FMOV FRm, @(R0, Rn) {:  
nkeynes@671
  1921
    COUNT_INST(I_FMOV4);
nkeynes@586
  1922
    check_fpuen();
nkeynes@586
  1923
    load_reg( R_EAX, Rn );
nkeynes@586
  1924
    ADD_sh4r_r32( REG_OFFSET(r[0]), R_EAX );
nkeynes@901
  1925
    if( sh4_x86.double_size ) {
nkeynes@901
  1926
        check_walign64( R_EAX );
nkeynes@901
  1927
        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@905
  1928
        load_dr0( R_EDX, FRm );
nkeynes@905
  1929
        load_dr1( R_ECX, FRm );
nkeynes@905
  1930
        MEM_WRITE_DOUBLE( R_EAX, R_EDX, R_ECX );
nkeynes@901
  1931
    } else {
nkeynes@901
  1932
        check_walign32( R_EAX );
nkeynes@901
  1933
        MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@905
  1934
        load_fr( R_EDX, FRm );
nkeynes@905
  1935
        MEM_WRITE_LONG( R_EAX, R_EDX ); // 12
nkeynes@901
  1936
    }
nkeynes@417
  1937
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  1938
:}
nkeynes@377
  1939
FMOV @(R0, Rm), FRn {:  
nkeynes@671
  1940
    COUNT_INST(I_FMOV7);
nkeynes@586
  1941
    check_fpuen();
nkeynes@586
  1942
    load_reg( R_EAX, Rm );
nkeynes@586
  1943
    ADD_sh4r_r32( REG_OFFSET(r[0]), R_EAX );
nkeynes@901
  1944
    if( sh4_x86.double_size ) {
nkeynes@901
  1945
        check_ralign64( R_EAX );
nkeynes@901
  1946
        MMU_TRANSLATE_READ( R_EAX );
nkeynes@901
  1947
        MEM_READ_DOUBLE( R_EAX, R_ECX, R_EAX );
nkeynes@901
  1948
        store_dr0( R_ECX, FRn );
nkeynes@901
  1949
        store_dr1( R_EAX, FRn );
nkeynes@901
  1950
    } else {
nkeynes@901
  1951
        check_ralign32( R_EAX );
nkeynes@901
  1952
        MMU_TRANSLATE_READ( R_EAX );
nkeynes@901
  1953
        MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@901
  1954
        store_fr( R_EAX, FRn );
nkeynes@901
  1955
    }
nkeynes@417
  1956
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  1957
:}
nkeynes@377
  1958
FLDI0 FRn {:  /* IFF PR=0 */
nkeynes@671
  1959
    COUNT_INST(I_FLDI0);
nkeynes@377
  1960
    check_fpuen();
nkeynes@901
  1961
    if( sh4_x86.double_prec == 0 ) {
nkeynes@901
  1962
        XOR_r32_r32( R_EAX, R_EAX );
nkeynes@901
  1963
        store_fr( R_EAX, FRn );
nkeynes@901
  1964
    }
nkeynes@417
  1965
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  1966
:}
nkeynes@377
  1967
FLDI1 FRn {:  /* IFF PR=0 */
nkeynes@671
  1968
    COUNT_INST(I_FLDI1);
nkeynes@377
  1969
    check_fpuen();
nkeynes@901
  1970
    if( sh4_x86.double_prec == 0 ) {
nkeynes@901
  1971
        load_imm32(R_EAX, 0x3F800000);
nkeynes@901
  1972
        store_fr( R_EAX, FRn );
nkeynes@901
  1973
    }
nkeynes@377
  1974
:}
nkeynes@377
  1975
nkeynes@377
  1976
FLOAT FPUL, FRn {:  
nkeynes@671
  1977
    COUNT_INST(I_FLOAT);
nkeynes@377
  1978
    check_fpuen();
nkeynes@377
  1979
    FILD_sh4r(R_FPUL);
nkeynes@901
  1980
    if( sh4_x86.double_prec ) {
nkeynes@901
  1981
        pop_dr( FRn );
nkeynes@901
  1982
    } else {
nkeynes@901
  1983
        pop_fr( FRn );
nkeynes@901
  1984
    }
nkeynes@377
  1985
:}
nkeynes@377
  1986
FTRC FRm, FPUL {:  
nkeynes@671
  1987
    COUNT_INST(I_FTRC);
nkeynes@377
  1988
    check_fpuen();
nkeynes@901
  1989
    if( sh4_x86.double_prec ) {
nkeynes@901
  1990
        push_dr( FRm );
nkeynes@901
  1991
    } else {
nkeynes@901
  1992
        push_fr( FRm );
nkeynes@901
  1993
    }
nkeynes@789
  1994
    load_ptr( R_ECX, &max_int );
nkeynes@388
  1995
    FILD_r32ind( R_ECX );
nkeynes@388
  1996
    FCOMIP_st(1);
nkeynes@669
  1997
    JNA_rel8( sat );
nkeynes@789
  1998
    load_ptr( R_ECX, &min_int );  // 5
nkeynes@388
  1999
    FILD_r32ind( R_ECX );           // 2
nkeynes@388
  2000
    FCOMIP_st(1);                   // 2
nkeynes@669
  2001
    JAE_rel8( sat2 );            // 2
nkeynes@789
  2002
    load_ptr( R_EAX, &save_fcw );
nkeynes@394
  2003
    FNSTCW_r32ind( R_EAX );
nkeynes@789
  2004
    load_ptr( R_EDX, &trunc_fcw );
nkeynes@394
  2005
    FLDCW_r32ind( R_EDX );
nkeynes@388
  2006
    FISTP_sh4r(R_FPUL);             // 3
nkeynes@394
  2007
    FLDCW_r32ind( R_EAX );
nkeynes@669
  2008
    JMP_rel8(end);             // 2
nkeynes@388
  2009
nkeynes@388
  2010
    JMP_TARGET(sat);
nkeynes@388
  2011
    JMP_TARGET(sat2);
nkeynes@388
  2012
    MOV_r32ind_r32( R_ECX, R_ECX ); // 2
nkeynes@388
  2013
    store_spreg( R_ECX, R_FPUL );
nkeynes@388
  2014
    FPOP_st();
nkeynes@388
  2015
    JMP_TARGET(end);
nkeynes@417
  2016
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  2017
:}
nkeynes@377
  2018
FLDS FRm, FPUL {:  
nkeynes@671
  2019
    COUNT_INST(I_FLDS);
nkeynes@377
  2020
    check_fpuen();
nkeynes@669
  2021
    load_fr( R_EAX, FRm );
nkeynes@377
  2022
    store_spreg( R_EAX, R_FPUL );
nkeynes@377
  2023
:}
nkeynes@377
  2024
FSTS FPUL, FRn {:  
nkeynes@671
  2025
    COUNT_INST(I_FSTS);
nkeynes@377
  2026
    check_fpuen();
nkeynes@377
  2027
    load_spreg( R_EAX, R_FPUL );
nkeynes@669
  2028
    store_fr( R_EAX, FRn );
nkeynes@377
  2029
:}
nkeynes@377
  2030
FCNVDS FRm, FPUL {:  
nkeynes@671
  2031
    COUNT_INST(I_FCNVDS);
nkeynes@377
  2032
    check_fpuen();
nkeynes@901
  2033
    if( sh4_x86.double_prec ) {
nkeynes@901
  2034
        push_dr( FRm );
nkeynes@901
  2035
        pop_fpul();
nkeynes@901
  2036
    }
nkeynes@377
  2037
:}
nkeynes@377
  2038
FCNVSD FPUL, FRn {:  
nkeynes@671
  2039
    COUNT_INST(I_FCNVSD);
nkeynes@377
  2040
    check_fpuen();
nkeynes@901
  2041
    if( sh4_x86.double_prec ) {
nkeynes@901
  2042
        push_fpul();
nkeynes@901
  2043
        pop_dr( FRn );
nkeynes@901
  2044
    }
nkeynes@377
  2045
:}
nkeynes@375
  2046
nkeynes@359
  2047
/* Floating point instructions */
nkeynes@374
  2048
FABS FRn {:  
nkeynes@671
  2049
    COUNT_INST(I_FABS);
nkeynes@377
  2050
    check_fpuen();
nkeynes@901
  2051
    if( sh4_x86.double_prec ) {
nkeynes@901
  2052
        push_dr(FRn);
nkeynes@901
  2053
        FABS_st0();
nkeynes@901
  2054
        pop_dr(FRn);
nkeynes@901
  2055
    } else {
nkeynes@901
  2056
        push_fr(FRn);
nkeynes@901
  2057
        FABS_st0();
nkeynes@901
  2058
        pop_fr(FRn);
nkeynes@901
  2059
    }
nkeynes@374
  2060
:}
nkeynes@377
  2061
FADD FRm, FRn {:  
nkeynes@671
  2062
    COUNT_INST(I_FADD);
nkeynes@377
  2063
    check_fpuen();
nkeynes@901
  2064
    if( sh4_x86.double_prec ) {
nkeynes@901
  2065
        push_dr(FRm);
nkeynes@901
  2066
        push_dr(FRn);
nkeynes@901
  2067
        FADDP_st(1);
nkeynes@901
  2068
        pop_dr(FRn);
nkeynes@901
  2069
    } else {
nkeynes@901
  2070
        push_fr(FRm);
nkeynes@901
  2071
        push_fr(FRn);
nkeynes@901
  2072
        FADDP_st(1);
nkeynes@901
  2073
        pop_fr(FRn);
nkeynes@901
  2074
    }
nkeynes@375
  2075
:}
nkeynes@377
  2076
FDIV FRm, FRn {:  
nkeynes@671
  2077
    COUNT_INST(I_FDIV);
nkeynes@377
  2078
    check_fpuen();
nkeynes@901
  2079
    if( sh4_x86.double_prec ) {
nkeynes@901
  2080
        push_dr(FRn);
nkeynes@901
  2081
        push_dr(FRm);
nkeynes@901
  2082
        FDIVP_st(1);
nkeynes@901
  2083
        pop_dr(FRn);
nkeynes@901
  2084
    } else {
nkeynes@901
  2085
        push_fr(FRn);
nkeynes@901
  2086
        push_fr(FRm);
nkeynes@901
  2087
        FDIVP_st(1);
nkeynes@901
  2088
        pop_fr(FRn);
nkeynes@901
  2089
    }
nkeynes@375
  2090
:}
nkeynes@375
  2091
FMAC FR0, FRm, FRn {:  
nkeynes@671
  2092
    COUNT_INST(I_FMAC);
nkeynes@377
  2093
    check_fpuen();
nkeynes@901
  2094
    if( sh4_x86.double_prec ) {
nkeynes@901
  2095
        push_dr( 0 );
nkeynes@901
  2096
        push_dr( FRm );
nkeynes@901
  2097
        FMULP_st(1);
nkeynes@901
  2098
        push_dr( FRn );
nkeynes@901
  2099
        FADDP_st(1);
nkeynes@901
  2100
        pop_dr( FRn );
nkeynes@901
  2101
    } else {
nkeynes@901
  2102
        push_fr( 0 );
nkeynes@901
  2103
        push_fr( FRm );
nkeynes@901
  2104
        FMULP_st(1);
nkeynes@901
  2105
        push_fr( FRn );
nkeynes@901
  2106
        FADDP_st(1);
nkeynes@901
  2107
        pop_fr( FRn );
nkeynes@901
  2108
    }
nkeynes@375
  2109
:}
nkeynes@375
  2110
nkeynes@377
  2111
FMUL FRm, FRn {:  
nkeynes@671
  2112
    COUNT_INST(I_FMUL);
nkeynes@377
  2113
    check_fpuen();
nkeynes@901
  2114
    if( sh4_x86.double_prec ) {
nkeynes@901
  2115
        push_dr(FRm);
nkeynes@901
  2116
        push_dr(FRn);
nkeynes@901
  2117
        FMULP_st(1);
nkeynes@901
  2118
        pop_dr(FRn);
nkeynes@901
  2119
    } else {
nkeynes@901
  2120
        push_fr(FRm);
nkeynes@901
  2121
        push_fr(FRn);
nkeynes@901
  2122
        FMULP_st(1);
nkeynes@901
  2123
        pop_fr(FRn);
nkeynes@901
  2124
    }
nkeynes@377
  2125
:}
nkeynes@377
  2126
FNEG FRn {:  
nkeynes@671
  2127
    COUNT_INST(I_FNEG);
nkeynes@377
  2128
    check_fpuen();
nkeynes@901
  2129
    if( sh4_x86.double_prec ) {
nkeynes@901
  2130
        push_dr(FRn);
nkeynes@901
  2131
        FCHS_st0();
nkeynes@901
  2132
        pop_dr(FRn);
nkeynes@901
  2133
    } else {
nkeynes@901
  2134
        push_fr(FRn);
nkeynes@901
  2135
        FCHS_st0();
nkeynes@901
  2136
        pop_fr(FRn);
nkeynes@901
  2137
    }
nkeynes@377
  2138
:}
nkeynes@377
  2139
FSRRA FRn {:  
nkeynes@671
  2140
    COUNT_INST(I_FSRRA);
nkeynes@377
  2141
    check_fpuen();
nkeynes@901
  2142
    if( sh4_x86.double_prec == 0 ) {
nkeynes@901
  2143
        FLD1_st0();
nkeynes@901
  2144
        push_fr(FRn);
nkeynes@901
  2145
        FSQRT_st0();
nkeynes@901
  2146
        FDIVP_st(1);
nkeynes@901
  2147
        pop_fr(FRn);
nkeynes@901
  2148
    }
nkeynes@377
  2149
:}
nkeynes@377
  2150
FSQRT FRn {:  
nkeynes@671
  2151
    COUNT_INST(I_FSQRT);
nkeynes@377
  2152
    check_fpuen();
nkeynes@901
  2153
    if( sh4_x86.double_prec ) {
nkeynes@901
  2154
        push_dr(FRn);
nkeynes@901
  2155
        FSQRT_st0();
nkeynes@901
  2156
        pop_dr(FRn);
nkeynes@901
  2157
    } else {
nkeynes@901
  2158
        push_fr(FRn);
nkeynes@901
  2159
        FSQRT_st0();
nkeynes@901
  2160
        pop_fr(FRn);
nkeynes@901
  2161
    }
nkeynes@377
  2162
:}
nkeynes@377
  2163
FSUB FRm, FRn {:  
nkeynes@671
  2164
    COUNT_INST(I_FSUB);
nkeynes@377
  2165
    check_fpuen();
nkeynes@901
  2166
    if( sh4_x86.double_prec ) {
nkeynes@901
  2167
        push_dr(FRn);
nkeynes@901
  2168
        push_dr(FRm);
nkeynes@901
  2169
        FSUBP_st(1);
nkeynes@901
  2170
        pop_dr(FRn);
nkeynes@901
  2171
    } else {
nkeynes@901
  2172
        push_fr(FRn);
nkeynes@901
  2173
        push_fr(FRm);
nkeynes@901
  2174
        FSUBP_st(1);
nkeynes@901
  2175
        pop_fr(FRn);
nkeynes@901
  2176
    }
nkeynes@377
  2177
:}
nkeynes@377
  2178
nkeynes@377
  2179
FCMP/EQ FRm, FRn {:  
nkeynes@671
  2180
    COUNT_INST(I_FCMPEQ);
nkeynes@377
  2181
    check_fpuen();
nkeynes@901
  2182
    if( sh4_x86.double_prec ) {
nkeynes@901
  2183
        push_dr(FRm);
nkeynes@901
  2184
        push_dr(FRn);
nkeynes@901
  2185
    } else {
nkeynes@901
  2186
        push_fr(FRm);
nkeynes@901
  2187
        push_fr(FRn);
nkeynes@901
  2188
    }
nkeynes@377
  2189
    FCOMIP_st(1);
nkeynes@377
  2190
    SETE_t();
nkeynes@377
  2191
    FPOP_st();
nkeynes@901
  2192
    sh4_x86.tstate = TSTATE_E;
nkeynes@377
  2193
:}
nkeynes@377
  2194
FCMP/GT FRm, FRn {:  
nkeynes@671
  2195
    COUNT_INST(I_FCMPGT);
nkeynes@377
  2196
    check_fpuen();
nkeynes@901
  2197
    if( sh4_x86.double_prec ) {
nkeynes@901
  2198
        push_dr(FRm);
nkeynes@901
  2199
        push_dr(FRn);
nkeynes@901
  2200
    } else {
nkeynes@901
  2201
        push_fr(FRm);
nkeynes@901
  2202
        push_fr(FRn);
nkeynes@901
  2203
    }
nkeynes@377
  2204
    FCOMIP_st(1);
nkeynes@377
  2205
    SETA_t();
nkeynes@377
  2206
    FPOP_st();
nkeynes@901
  2207
    sh4_x86.tstate = TSTATE_A;
nkeynes@377
  2208
:}
nkeynes@377
  2209
nkeynes@377
  2210
FSCA FPUL, FRn {:  
nkeynes@671
  2211
    COUNT_INST(I_FSCA);
nkeynes@377
  2212
    check_fpuen();
nkeynes@901
  2213
    if( sh4_x86.double_prec == 0 ) {
nkeynes@905
  2214
        LEA_sh4r_rptr( REG_OFFSET(fr[0][FRn&0x0E]), R_EDX );
nkeynes@905
  2215
        load_spreg( R_EAX, R_FPUL );
nkeynes@905
  2216
        call_func2( sh4_fsca, R_EAX, R_EDX );
nkeynes@901
  2217
    }
nkeynes@417
  2218
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  2219
:}
nkeynes@377
  2220
FIPR FVm, FVn {:  
nkeynes@671
  2221
    COUNT_INST(I_FIPR);
nkeynes@377
  2222
    check_fpuen();
nkeynes@901
  2223
    if( sh4_x86.double_prec == 0 ) {
nkeynes@904
  2224
        if( sh4_x86.sse3_enabled ) {
nkeynes@903
  2225
            MOVAPS_sh4r_xmm( REG_OFFSET(fr[0][FVm<<2]), 4 );
nkeynes@903
  2226
            MULPS_sh4r_xmm( REG_OFFSET(fr[0][FVn<<2]), 4 );
nkeynes@903
  2227
            HADDPS_xmm_xmm( 4, 4 ); 
nkeynes@903
  2228
            HADDPS_xmm_xmm( 4, 4 );
nkeynes@903
  2229
            MOVSS_xmm_sh4r( 4, REG_OFFSET(fr[0][(FVn<<2)+2]) );
nkeynes@903
  2230
        } else {
nkeynes@904
  2231
            push_fr( FVm<<2 );
nkeynes@903
  2232
            push_fr( FVn<<2 );
nkeynes@903
  2233
            FMULP_st(1);
nkeynes@903
  2234
            push_fr( (FVm<<2)+1);
nkeynes@903
  2235
            push_fr( (FVn<<2)+1);
nkeynes@903
  2236
            FMULP_st(1);
nkeynes@903
  2237
            FADDP_st(1);
nkeynes@903
  2238
            push_fr( (FVm<<2)+2);
nkeynes@903
  2239
            push_fr( (FVn<<2)+2);
nkeynes@903
  2240
            FMULP_st(1);
nkeynes@903
  2241
            FADDP_st(1);
nkeynes@903
  2242
            push_fr( (FVm<<2)+3);
nkeynes@903
  2243
            push_fr( (FVn<<2)+3);
nkeynes@903
  2244
            FMULP_st(1);
nkeynes@903
  2245
            FADDP_st(1);
nkeynes@903
  2246
            pop_fr( (FVn<<2)+3);
nkeynes@904
  2247
        }
nkeynes@901
  2248
    }
nkeynes@377
  2249
:}
nkeynes@377
  2250
FTRV XMTRX, FVn {:  
nkeynes@671
  2251
    COUNT_INST(I_FTRV);
nkeynes@377
  2252
    check_fpuen();
nkeynes@901
  2253
    if( sh4_x86.double_prec == 0 ) {
nkeynes@903
  2254
        if( sh4_x86.sse3_enabled ) {
nkeynes@903
  2255
            MOVAPS_sh4r_xmm( REG_OFFSET(fr[1][0]), 1 ); // M1  M0  M3  M2
nkeynes@903
  2256
            MOVAPS_sh4r_xmm( REG_OFFSET(fr[1][4]), 0 ); // M5  M4  M7  M6
nkeynes@903
  2257
            MOVAPS_sh4r_xmm( REG_OFFSET(fr[1][8]), 3 ); // M9  M8  M11 M10
nkeynes@903
  2258
            MOVAPS_sh4r_xmm( REG_OFFSET(fr[1][12]), 2 );// M13 M12 M15 M14
nkeynes@903
  2259
nkeynes@903
  2260
            MOVSLDUP_sh4r_xmm( REG_OFFSET(fr[0][FVn<<2]), 4 ); // V1 V1 V3 V3
nkeynes@903
  2261
            MOVSHDUP_sh4r_xmm( REG_OFFSET(fr[0][FVn<<2]), 5 ); // V0 V0 V2 V2
nkeynes@903
  2262
            MOVAPS_xmm_xmm( 4, 6 );
nkeynes@903
  2263
            MOVAPS_xmm_xmm( 5, 7 );
nkeynes@903
  2264
            MOVLHPS_xmm_xmm( 4, 4 );  // V1 V1 V1 V1
nkeynes@903
  2265
            MOVHLPS_xmm_xmm( 6, 6 );  // V3 V3 V3 V3
nkeynes@903
  2266
            MOVLHPS_xmm_xmm( 5, 5 );  // V0 V0 V0 V0
nkeynes@903
  2267
            MOVHLPS_xmm_xmm( 7, 7 );  // V2 V2 V2 V2
nkeynes@903
  2268
            MULPS_xmm_xmm( 0, 4 );
nkeynes@903
  2269
            MULPS_xmm_xmm( 1, 5 );
nkeynes@903
  2270
            MULPS_xmm_xmm( 2, 6 );
nkeynes@903
  2271
            MULPS_xmm_xmm( 3, 7 );
nkeynes@903
  2272
            ADDPS_xmm_xmm( 5, 4 );
nkeynes@903
  2273
            ADDPS_xmm_xmm( 7, 6 );
nkeynes@903
  2274
            ADDPS_xmm_xmm( 6, 4 );
nkeynes@903
  2275
            MOVAPS_xmm_sh4r( 4, REG_OFFSET(fr[0][FVn<<2]) );
nkeynes@903
  2276
        } else {
nkeynes@903
  2277
            LEA_sh4r_rptr( REG_OFFSET(fr[0][FVn<<2]), R_EAX );
nkeynes@903
  2278
            call_func1( sh4_ftrv, R_EAX );
nkeynes@903
  2279
        }
nkeynes@901
  2280
    }
nkeynes@417
  2281
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  2282
:}
nkeynes@377
  2283
nkeynes@377
  2284
FRCHG {:  
nkeynes@671
  2285
    COUNT_INST(I_FRCHG);
nkeynes@377
  2286
    check_fpuen();
nkeynes@377
  2287
    load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  2288
    XOR_imm32_r32( FPSCR_FR, R_ECX );
nkeynes@377
  2289
    store_spreg( R_ECX, R_FPSCR );
nkeynes@669
  2290
    call_func0( sh4_switch_fr_banks );
nkeynes@417
  2291
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@377
  2292
:}
nkeynes@377
  2293
FSCHG {:  
nkeynes@671
  2294
    COUNT_INST(I_FSCHG);
nkeynes@377
  2295
    check_fpuen();
nkeynes@377
  2296
    load_spreg( R_ECX, R_FPSCR );
nkeynes@377
  2297
    XOR_imm32_r32( FPSCR_SZ, R_ECX );
nkeynes@377
  2298
    store_spreg( R_ECX, R_FPSCR );
nkeynes@417
  2299
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@901
  2300
    sh4_x86.double_size = !sh4_x86.double_size;
nkeynes@377
  2301
:}
nkeynes@359
  2302
nkeynes@359
  2303
/* Processor control instructions */
nkeynes@368
  2304
LDC Rm, SR {:
nkeynes@671
  2305
    COUNT_INST(I_LDCSR);
nkeynes@386
  2306
    if( sh4_x86.in_delay_slot ) {
nkeynes@386
  2307
	SLOTILLEGAL();
nkeynes@386
  2308
    } else {
nkeynes@386
  2309
	check_priv();
nkeynes@386
  2310
	load_reg( R_EAX, Rm );
nkeynes@386
  2311
	call_func1( sh4_write_sr, R_EAX );
nkeynes@386
  2312
	sh4_x86.priv_checked = FALSE;
nkeynes@386
  2313
	sh4_x86.fpuen_checked = FALSE;
nkeynes@417
  2314
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@386
  2315
    }
nkeynes@368
  2316
:}
nkeynes@359
  2317
LDC Rm, GBR {: 
nkeynes@671
  2318
    COUNT_INST(I_LDC);
nkeynes@359
  2319
    load_reg( R_EAX, Rm );
nkeynes@359
  2320
    store_spreg( R_EAX, R_GBR );
nkeynes@359
  2321
:}
nkeynes@359
  2322
LDC Rm, VBR {:  
nkeynes@671
  2323
    COUNT_INST(I_LDC);
nkeynes@386
  2324
    check_priv();
nkeynes@359
  2325
    load_reg( R_EAX, Rm );
nkeynes@359
  2326
    store_spreg( R_EAX, R_VBR );
nkeynes@417
  2327
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2328
:}
nkeynes@359
  2329
LDC Rm, SSR {:  
nkeynes@671
  2330
    COUNT_INST(I_LDC);
nkeynes@386
  2331
    check_priv();
nkeynes@359
  2332
    load_reg( R_EAX, Rm );
nkeynes@359
  2333
    store_spreg( R_EAX, R_SSR );
nkeynes@417
  2334
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2335
:}
nkeynes@359
  2336
LDC Rm, SGR {:  
nkeynes@671
  2337
    COUNT_INST(I_LDC);
nkeynes@386
  2338
    check_priv();
nkeynes@359
  2339
    load_reg( R_EAX, Rm );
nkeynes@359
  2340
    store_spreg( R_EAX, R_SGR );
nkeynes@417
  2341
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2342
:}
nkeynes@359
  2343
LDC Rm, SPC {:  
nkeynes@671
  2344
    COUNT_INST(I_LDC);
nkeynes@386
  2345
    check_priv();
nkeynes@359
  2346
    load_reg( R_EAX, Rm );
nkeynes@359
  2347
    store_spreg( R_EAX, R_SPC );
nkeynes@417
  2348
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2349
:}
nkeynes@359
  2350
LDC Rm, DBR {:  
nkeynes@671
  2351
    COUNT_INST(I_LDC);
nkeynes@386
  2352
    check_priv();
nkeynes@359
  2353
    load_reg( R_EAX, Rm );
nkeynes@359
  2354
    store_spreg( R_EAX, R_DBR );
nkeynes@417
  2355
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2356
:}
nkeynes@374
  2357
LDC Rm, Rn_BANK {:  
nkeynes@671
  2358
    COUNT_INST(I_LDC);
nkeynes@386
  2359
    check_priv();
nkeynes@374
  2360
    load_reg( R_EAX, Rm );
nkeynes@374
  2361
    store_spreg( R_EAX, REG_OFFSET(r_bank[Rn_BANK]) );
nkeynes@417
  2362
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
  2363
:}
nkeynes@359
  2364
LDC.L @Rm+, GBR {:  
nkeynes@671
  2365
    COUNT_INST(I_LDCM);
nkeynes@359
  2366
    load_reg( R_EAX, Rm );
nkeynes@395
  2367
    check_ralign32( R_EAX );
nkeynes@586
  2368
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2369
    ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2370
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  2371
    store_spreg( R_EAX, R_GBR );
nkeynes@417
  2372
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2373
:}
nkeynes@368
  2374
LDC.L @Rm+, SR {:
nkeynes@671
  2375
    COUNT_INST(I_LDCSRM);
nkeynes@386
  2376
    if( sh4_x86.in_delay_slot ) {
nkeynes@386
  2377
	SLOTILLEGAL();
nkeynes@386
  2378
    } else {
nkeynes@586
  2379
	check_priv();
nkeynes@386
  2380
	load_reg( R_EAX, Rm );
nkeynes@395
  2381
	check_ralign32( R_EAX );
nkeynes@586
  2382
	MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2383
	ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2384
	MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@386
  2385
	call_func1( sh4_write_sr, R_EAX );
nkeynes@386
  2386
	sh4_x86.priv_checked = FALSE;
nkeynes@386
  2387
	sh4_x86.fpuen_checked = FALSE;
nkeynes@417
  2388
	sh4_x86.tstate = TSTATE_NONE;
nkeynes@386
  2389
    }
nkeynes@359
  2390
:}
nkeynes@359
  2391
LDC.L @Rm+, VBR {:  
nkeynes@671
  2392
    COUNT_INST(I_LDCM);
nkeynes@586
  2393
    check_priv();
nkeynes@359
  2394
    load_reg( R_EAX, Rm );
nkeynes@395
  2395
    check_ralign32( R_EAX );
nkeynes@586
  2396
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2397
    ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2398
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  2399
    store_spreg( R_EAX, R_VBR );
nkeynes@417
  2400
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2401
:}
nkeynes@359
  2402
LDC.L @Rm+, SSR {:
nkeynes@671
  2403
    COUNT_INST(I_LDCM);
nkeynes@586
  2404
    check_priv();
nkeynes@359
  2405
    load_reg( R_EAX, Rm );
nkeynes@416
  2406
    check_ralign32( R_EAX );
nkeynes@586
  2407
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2408
    ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2409
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  2410
    store_spreg( R_EAX, R_SSR );
nkeynes@417
  2411
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2412
:}
nkeynes@359
  2413
LDC.L @Rm+, SGR {:  
nkeynes@671
  2414
    COUNT_INST(I_LDCM);
nkeynes@586
  2415
    check_priv();
nkeynes@359
  2416
    load_reg( R_EAX, Rm );
nkeynes@395
  2417
    check_ralign32( R_EAX );
nkeynes@586
  2418
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2419
    ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2420
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  2421
    store_spreg( R_EAX, R_SGR );
nkeynes@417
  2422
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2423
:}
nkeynes@359
  2424
LDC.L @Rm+, SPC {:  
nkeynes@671
  2425
    COUNT_INST(I_LDCM);
nkeynes@586
  2426
    check_priv();
nkeynes@359
  2427
    load_reg( R_EAX, Rm );
nkeynes@395
  2428
    check_ralign32( R_EAX );
nkeynes@586
  2429
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2430
    ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2431
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  2432
    store_spreg( R_EAX, R_SPC );
nkeynes@417
  2433
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2434
:}
nkeynes@359
  2435
LDC.L @Rm+, DBR {:  
nkeynes@671
  2436
    COUNT_INST(I_LDCM);
nkeynes@586
  2437
    check_priv();
nkeynes@359
  2438
    load_reg( R_EAX, Rm );
nkeynes@395
  2439
    check_ralign32( R_EAX );
nkeynes@586
  2440
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2441
    ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2442
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  2443
    store_spreg( R_EAX, R_DBR );
nkeynes@417
  2444
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2445
:}
nkeynes@359
  2446
LDC.L @Rm+, Rn_BANK {:  
nkeynes@671
  2447
    COUNT_INST(I_LDCM);
nkeynes@586
  2448
    check_priv();
nkeynes@374
  2449
    load_reg( R_EAX, Rm );
nkeynes@395
  2450
    check_ralign32( R_EAX );
nkeynes@586
  2451
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2452
    ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2453
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@374
  2454
    store_spreg( R_EAX, REG_OFFSET(r_bank[Rn_BANK]) );
nkeynes@417
  2455
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2456
:}
nkeynes@626
  2457
LDS Rm, FPSCR {:
nkeynes@673
  2458
    COUNT_INST(I_LDSFPSCR);
nkeynes@626
  2459
    check_fpuen();
nkeynes@359
  2460
    load_reg( R_EAX, Rm );
nkeynes@669
  2461
    call_func1( sh4_write_fpscr, R_EAX );
nkeynes@417
  2462
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@901
  2463
    return 2;
nkeynes@359
  2464
:}
nkeynes@359
  2465
LDS.L @Rm+, FPSCR {:  
nkeynes@673
  2466
    COUNT_INST(I_LDSFPSCRM);
nkeynes@626
  2467
    check_fpuen();
nkeynes@359
  2468
    load_reg( R_EAX, Rm );
nkeynes@395
  2469
    check_ralign32( R_EAX );
nkeynes@586
  2470
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2471
    ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2472
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@669
  2473
    call_func1( sh4_write_fpscr, R_EAX );
nkeynes@417
  2474
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@901
  2475
    return 2;
nkeynes@359
  2476
:}
nkeynes@359
  2477
LDS Rm, FPUL {:  
nkeynes@671
  2478
    COUNT_INST(I_LDS);
nkeynes@626
  2479
    check_fpuen();
nkeynes@359
  2480
    load_reg( R_EAX, Rm );
nkeynes@359
  2481
    store_spreg( R_EAX, R_FPUL );
nkeynes@359
  2482
:}
nkeynes@359
  2483
LDS.L @Rm+, FPUL {:  
nkeynes@671
  2484
    COUNT_INST(I_LDSM);
nkeynes@626
  2485
    check_fpuen();
nkeynes@359
  2486
    load_reg( R_EAX, Rm );
nkeynes@395
  2487
    check_ralign32( R_EAX );
nkeynes@586
  2488
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2489
    ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2490
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  2491
    store_spreg( R_EAX, R_FPUL );
nkeynes@417
  2492
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2493
:}
nkeynes@359
  2494
LDS Rm, MACH {: 
nkeynes@671
  2495
    COUNT_INST(I_LDS);
nkeynes@359
  2496
    load_reg( R_EAX, Rm );
nkeynes@359
  2497
    store_spreg( R_EAX, R_MACH );
nkeynes@359
  2498
:}
nkeynes@359
  2499
LDS.L @Rm+, MACH {:  
nkeynes@671
  2500
    COUNT_INST(I_LDSM);
nkeynes@359
  2501
    load_reg( R_EAX, Rm );
nkeynes@395
  2502
    check_ralign32( R_EAX );
nkeynes@586
  2503
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2504
    ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2505
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  2506
    store_spreg( R_EAX, R_MACH );
nkeynes@417
  2507
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2508
:}
nkeynes@359
  2509
LDS Rm, MACL {:  
nkeynes@671
  2510
    COUNT_INST(I_LDS);
nkeynes@359
  2511
    load_reg( R_EAX, Rm );
nkeynes@359
  2512
    store_spreg( R_EAX, R_MACL );
nkeynes@359
  2513
:}
nkeynes@359
  2514
LDS.L @Rm+, MACL {:  
nkeynes@671
  2515
    COUNT_INST(I_LDSM);
nkeynes@359
  2516
    load_reg( R_EAX, Rm );
nkeynes@395
  2517
    check_ralign32( R_EAX );
nkeynes@586
  2518
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2519
    ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2520
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  2521
    store_spreg( R_EAX, R_MACL );
nkeynes@417
  2522
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2523
:}
nkeynes@359
  2524
LDS Rm, PR {:  
nkeynes@671
  2525
    COUNT_INST(I_LDS);
nkeynes@359
  2526
    load_reg( R_EAX, Rm );
nkeynes@359
  2527
    store_spreg( R_EAX, R_PR );
nkeynes@359
  2528
:}
nkeynes@359
  2529
LDS.L @Rm+, PR {:  
nkeynes@671
  2530
    COUNT_INST(I_LDSM);
nkeynes@359
  2531
    load_reg( R_EAX, Rm );
nkeynes@395
  2532
    check_ralign32( R_EAX );
nkeynes@586
  2533
    MMU_TRANSLATE_READ( R_EAX );
nkeynes@586
  2534
    ADD_imm8s_sh4r( 4, REG_OFFSET(r[Rm]) );
nkeynes@586
  2535
    MEM_READ_LONG( R_EAX, R_EAX );
nkeynes@359
  2536
    store_spreg( R_EAX, R_PR );
nkeynes@417
  2537
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2538
:}
nkeynes@550
  2539
LDTLB {:  
nkeynes@671
  2540
    COUNT_INST(I_LDTLB);
nkeynes@553
  2541
    call_func0( MMU_ldtlb );
nkeynes@875
  2542
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@550
  2543
:}
nkeynes@671
  2544
OCBI @Rn {:
nkeynes@671
  2545
    COUNT_INST(I_OCBI);
nkeynes@671
  2546
:}
nkeynes@671
  2547
OCBP @Rn {:
nkeynes@671
  2548
    COUNT_INST(I_OCBP);
nkeynes@671
  2549
:}
nkeynes@671
  2550
OCBWB @Rn {:
nkeynes@671
  2551
    COUNT_INST(I_OCBWB);
nkeynes@671
  2552
:}
nkeynes@374
  2553
PREF @Rn {:
nkeynes@671
  2554
    COUNT_INST(I_PREF);
nkeynes@374
  2555
    load_reg( R_EAX, Rn );
nkeynes@532
  2556
    MOV_r32_r32( R_EAX, R_ECX );
nkeynes@905
  2557
    AND_imm32_r32( 0xFC000000, R_ECX );
nkeynes@905
  2558
    CMP_imm32_r32( 0xE0000000, R_ECX );
nkeynes@669
  2559
    JNE_rel8(end);
nkeynes@911
  2560
    if( sh4_x86.tlb_on ) {
nkeynes@911
  2561
    	call_func1( sh4_flush_store_queue_mmu, R_EAX );
nkeynes@911
  2562
        TEST_r32_r32( R_EAX, R_EAX );
nkeynes@911
  2563
        JE_exc(-1);
nkeynes@911
  2564
    } else {
nkeynes@911
  2565
    	call_func1( sh4_flush_store_queue, R_EAX );
nkeynes@911
  2566
   	}
nkeynes@380
  2567
    JMP_TARGET(end);
nkeynes@417
  2568
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
  2569
:}
nkeynes@388
  2570
SLEEP {: 
nkeynes@671
  2571
    COUNT_INST(I_SLEEP);
nkeynes@388
  2572
    check_priv();
nkeynes@388
  2573
    call_func0( sh4_sleep );
nkeynes@417
  2574
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@590
  2575
    sh4_x86.in_delay_slot = DELAY_NONE;
nkeynes@408
  2576
    return 2;
nkeynes@388
  2577
:}
nkeynes@386
  2578
STC SR, Rn {:
nkeynes@671
  2579
    COUNT_INST(I_STCSR);
nkeynes@386
  2580
    check_priv();
nkeynes@386
  2581
    call_func0(sh4_read_sr);
nkeynes@386
  2582
    store_reg( R_EAX, Rn );
nkeynes@417
  2583
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2584
:}
nkeynes@359
  2585
STC GBR, Rn {:  
nkeynes@671
  2586
    COUNT_INST(I_STC);
nkeynes@359
  2587
    load_spreg( R_EAX, R_GBR );
nkeynes@359
  2588
    store_reg( R_EAX, Rn );
nkeynes@359
  2589
:}
nkeynes@359
  2590
STC VBR, Rn {:  
nkeynes@671
  2591
    COUNT_INST(I_STC);
nkeynes@386
  2592
    check_priv();
nkeynes@359
  2593
    load_spreg( R_EAX, R_VBR );
nkeynes@359
  2594
    store_reg( R_EAX, Rn );
nkeynes@417
  2595
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2596
:}
nkeynes@359
  2597
STC SSR, Rn {:  
nkeynes@671
  2598
    COUNT_INST(I_STC);
nkeynes@386
  2599
    check_priv();
nkeynes@359
  2600
    load_spreg( R_EAX, R_SSR );
nkeynes@359
  2601
    store_reg( R_EAX, Rn );
nkeynes@417
  2602
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2603
:}
nkeynes@359
  2604
STC SPC, Rn {:  
nkeynes@671
  2605
    COUNT_INST(I_STC);
nkeynes@386
  2606
    check_priv();
nkeynes@359
  2607
    load_spreg( R_EAX, R_SPC );
nkeynes@359
  2608
    store_reg( R_EAX, Rn );
nkeynes@417
  2609
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2610
:}
nkeynes@359
  2611
STC SGR, Rn {:  
nkeynes@671
  2612
    COUNT_INST(I_STC);
nkeynes@386
  2613
    check_priv();
nkeynes@359
  2614
    load_spreg( R_EAX, R_SGR );
nkeynes@359
  2615
    store_reg( R_EAX, Rn );
nkeynes@417
  2616
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2617
:}
nkeynes@359
  2618
STC DBR, Rn {:  
nkeynes@671
  2619
    COUNT_INST(I_STC);
nkeynes@386
  2620
    check_priv();
nkeynes@359
  2621
    load_spreg( R_EAX, R_DBR );
nkeynes@359
  2622
    store_reg( R_EAX, Rn );
nkeynes@417
  2623
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2624
:}
nkeynes@374
  2625
STC Rm_BANK, Rn {:
nkeynes@671
  2626
    COUNT_INST(I_STC);
nkeynes@386
  2627
    check_priv();
nkeynes@374
  2628
    load_spreg( R_EAX, REG_OFFSET(r_bank[Rm_BANK]) );
nkeynes@374
  2629
    store_reg( R_EAX, Rn );
nkeynes@417
  2630
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2631
:}
nkeynes@374
  2632
STC.L SR, @-Rn {:
nkeynes@671
  2633
    COUNT_INST(I_STCSRM);
nkeynes@586
  2634
    check_priv();
nkeynes@586
  2635
    load_reg( R_EAX, Rn );
nkeynes@586
  2636
    check_walign32( R_EAX );
nkeynes@586
  2637
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  2638
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2639
    PUSH_realigned_r32( R_EAX );
nkeynes@395
  2640
    call_func0( sh4_read_sr );
nkeynes@586
  2641
    POP_realigned_r32( R_ECX );
nkeynes@586
  2642
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@368
  2643
    MEM_WRITE_LONG( R_ECX, R_EAX );
nkeynes@417
  2644
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2645
:}
nkeynes@359
  2646
STC.L VBR, @-Rn {:  
nkeynes@671
  2647
    COUNT_INST(I_STCM);
nkeynes@586
  2648
    check_priv();
nkeynes@586
  2649
    load_reg( R_EAX, Rn );
nkeynes@586
  2650
    check_walign32( R_EAX );
nkeynes@586
  2651
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  2652
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2653
    load_spreg( R_EDX, R_VBR );
nkeynes@586
  2654
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  2655
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  2656
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2657
:}
nkeynes@359
  2658
STC.L SSR, @-Rn {:  
nkeynes@671
  2659
    COUNT_INST(I_STCM);
nkeynes@586
  2660
    check_priv();
nkeynes@586
  2661
    load_reg( R_EAX, Rn );
nkeynes@586
  2662
    check_walign32( R_EAX );
nkeynes@586
  2663
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  2664
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2665
    load_spreg( R_EDX, R_SSR );
nkeynes@586
  2666
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  2667
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  2668
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2669
:}
nkeynes@416
  2670
STC.L SPC, @-Rn {:
nkeynes@671
  2671
    COUNT_INST(I_STCM);
nkeynes@586
  2672
    check_priv();
nkeynes@586
  2673
    load_reg( R_EAX, Rn );
nkeynes@586
  2674
    check_walign32( R_EAX );
nkeynes@586
  2675
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  2676
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2677
    load_spreg( R_EDX, R_SPC );
nkeynes@586
  2678
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  2679
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  2680
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2681
:}
nkeynes@359
  2682
STC.L SGR, @-Rn {:  
nkeynes@671
  2683
    COUNT_INST(I_STCM);
nkeynes@586
  2684
    check_priv();
nkeynes@586
  2685
    load_reg( R_EAX, Rn );
nkeynes@586
  2686
    check_walign32( R_EAX );
nkeynes@586
  2687
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  2688
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2689
    load_spreg( R_EDX, R_SGR );
nkeynes@586
  2690
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  2691
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  2692
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2693
:}
nkeynes@359
  2694
STC.L DBR, @-Rn {:  
nkeynes@671
  2695
    COUNT_INST(I_STCM);
nkeynes@586
  2696
    check_priv();
nkeynes@586
  2697
    load_reg( R_EAX, Rn );
nkeynes@586
  2698
    check_walign32( R_EAX );
nkeynes@586
  2699
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  2700
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2701
    load_spreg( R_EDX, R_DBR );
nkeynes@586
  2702
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  2703
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  2704
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2705
:}
nkeynes@374
  2706
STC.L Rm_BANK, @-Rn {:  
nkeynes@671
  2707
    COUNT_INST(I_STCM);
nkeynes@586
  2708
    check_priv();
nkeynes@586
  2709
    load_reg( R_EAX, Rn );
nkeynes@586
  2710
    check_walign32( R_EAX );
nkeynes@586
  2711
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  2712
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2713
    load_spreg( R_EDX, REG_OFFSET(r_bank[Rm_BANK]) );
nkeynes@586
  2714
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  2715
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  2716
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@374
  2717
:}
nkeynes@359
  2718
STC.L GBR, @-Rn {:  
nkeynes@671
  2719
    COUNT_INST(I_STCM);
nkeynes@586
  2720
    load_reg( R_EAX, Rn );
nkeynes@586
  2721
    check_walign32( R_EAX );
nkeynes@586
  2722
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  2723
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2724
    load_spreg( R_EDX, R_GBR );
nkeynes@586
  2725
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  2726
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  2727
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2728
:}
nkeynes@359
  2729
STS FPSCR, Rn {:  
nkeynes@673
  2730
    COUNT_INST(I_STSFPSCR);
nkeynes@626
  2731
    check_fpuen();
nkeynes@359
  2732
    load_spreg( R_EAX, R_FPSCR );
nkeynes@359
  2733
    store_reg( R_EAX, Rn );
nkeynes@359
  2734
:}
nkeynes@359
  2735
STS.L FPSCR, @-Rn {:  
nkeynes@673
  2736
    COUNT_INST(I_STSFPSCRM);
nkeynes@626
  2737
    check_fpuen();
nkeynes@586
  2738
    load_reg( R_EAX, Rn );
nkeynes@586
  2739
    check_walign32( R_EAX );
nkeynes@586
  2740
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  2741
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2742
    load_spreg( R_EDX, R_FPSCR );
nkeynes@586
  2743
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  2744
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  2745
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2746
:}
nkeynes@359
  2747
STS FPUL, Rn {:  
nkeynes@671
  2748
    COUNT_INST(I_STS);
nkeynes@626
  2749
    check_fpuen();
nkeynes@359
  2750
    load_spreg( R_EAX, R_FPUL );
nkeynes@359
  2751
    store_reg( R_EAX, Rn );
nkeynes@359
  2752
:}
nkeynes@359
  2753
STS.L FPUL, @-Rn {:  
nkeynes@671
  2754
    COUNT_INST(I_STSM);
nkeynes@626
  2755
    check_fpuen();
nkeynes@586
  2756
    load_reg( R_EAX, Rn );
nkeynes@586
  2757
    check_walign32( R_EAX );
nkeynes@586
  2758
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  2759
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2760
    load_spreg( R_EDX, R_FPUL );
nkeynes@586
  2761
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  2762
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  2763
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2764
:}
nkeynes@359
  2765
STS MACH, Rn {:  
nkeynes@671
  2766
    COUNT_INST(I_STS);
nkeynes@359
  2767
    load_spreg( R_EAX, R_MACH );
nkeynes@359
  2768
    store_reg( R_EAX, Rn );
nkeynes@359
  2769
:}
nkeynes@359
  2770
STS.L MACH, @-Rn {:  
nkeynes@671
  2771
    COUNT_INST(I_STSM);
nkeynes@586
  2772
    load_reg( R_EAX, Rn );
nkeynes@586
  2773
    check_walign32( R_EAX );
nkeynes@586
  2774
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  2775
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2776
    load_spreg( R_EDX, R_MACH );
nkeynes@586
  2777
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  2778
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  2779
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2780
:}
nkeynes@359
  2781
STS MACL, Rn {:  
nkeynes@671
  2782
    COUNT_INST(I_STS);
nkeynes@359
  2783
    load_spreg( R_EAX, R_MACL );
nkeynes@359
  2784
    store_reg( R_EAX, Rn );
nkeynes@359
  2785
:}
nkeynes@359
  2786
STS.L MACL, @-Rn {:  
nkeynes@671
  2787
    COUNT_INST(I_STSM);
nkeynes@586
  2788
    load_reg( R_EAX, Rn );
nkeynes@586
  2789
    check_walign32( R_EAX );
nkeynes@586
  2790
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  2791
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2792
    load_spreg( R_EDX, R_MACL );
nkeynes@586
  2793
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  2794
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  2795
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2796
:}
nkeynes@359
  2797
STS PR, Rn {:  
nkeynes@671
  2798
    COUNT_INST(I_STS);
nkeynes@359
  2799
    load_spreg( R_EAX, R_PR );
nkeynes@359
  2800
    store_reg( R_EAX, Rn );
nkeynes@359
  2801
:}
nkeynes@359
  2802
STS.L PR, @-Rn {:  
nkeynes@671
  2803
    COUNT_INST(I_STSM);
nkeynes@586
  2804
    load_reg( R_EAX, Rn );
nkeynes@586
  2805
    check_walign32( R_EAX );
nkeynes@586
  2806
    ADD_imm8s_r32( -4, R_EAX );
nkeynes@586
  2807
    MMU_TRANSLATE_WRITE( R_EAX );
nkeynes@586
  2808
    load_spreg( R_EDX, R_PR );
nkeynes@586
  2809
    ADD_imm8s_sh4r( -4, REG_OFFSET(r[Rn]) );
nkeynes@586
  2810
    MEM_WRITE_LONG( R_EAX, R_EDX );
nkeynes@417
  2811
    sh4_x86.tstate = TSTATE_NONE;
nkeynes@359
  2812
:}
nkeynes@359
  2813
nkeynes@671
  2814
NOP {: 
nkeynes@671
  2815
    COUNT_INST(I_NOP);
nkeynes@671
  2816
    /* Do nothing. Well, we could emit an 0x90, but what would really be the point? */ 
nkeynes@671
  2817
:}
nkeynes@359
  2818
%%
nkeynes@590
  2819
    sh4_x86.in_delay_slot = DELAY_NONE;
nkeynes@359
  2820
    return 0;
nkeynes@359
  2821
}
.